Part Number Hot Search : 
164ADR D75P008 HP1203 071973 MPR48 030PAAA PE9413 RF1660
Product Description
Full Text Search
 

To Download XRT94L3107 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  exar corporation 48720 kato road, fremont ca, 94538 ? (510) 668-7000 ? fax (510) 668-7017 ? www.exar.com xrt94l31 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic march 2007 rev. 1.0.1 general description the xrt94l31 is a highly integrated sonet/sdh terminator designed for e3/ds3/sts-1 mapping/de- mapping functions from either the sts-3 or stm-1 data stream. the xrt94l31 interfaces directly to the optical transceiver. the xrt94l31 processes the section, line and path overhead in the sonet/sdh data stream. the processing of path overhead bytes within the sts-1s or tug-3s includes 64 bytes for storing the j1 bytes. path overhead bytes can be accessed through the microprocessor interface or via serial interface. the xrt94l31 uses the internal e3/ds3 de- synchronizer circuit with an internal pointer leak algorithm for clock smoothing as well as to remove the jitter due to mapping and pointer movements. these de-synchronizer circuits do not need any external clock reference for its operation. the sonet/sdh transmit blocks allow flexible insertion of toh and poh bytes through both hardware and soft ware. individual poh bytes for the transmitted sonet/sdh signal are mapped either from the xrt94l31 memory map or from external interface. a1, a2 framing pattern, c1 byte and h1, h2 pointer byte are generated. the sonet/sdh receive blocks receive sonet sts-3 signal or sdh stm-1 signal and perform the necessary transport and path overhead processing. the xrt94l31 provides a line side aps (automatic protection switching) interf ace by offering redundant receive serial interface to be switched at the frame boundary. the xrt94l31 provides 3 mappers for performing sts-1/vc-3 to sts-1/ds3/e3 mapping function, one for each sts-1/ ds3/e3 framers. a prbs test pattern generation and detection is implemented to measure the bit-error performance. a general-purpose microprocessor interface is included for control, configuration and monitoring. applications ? network switches ? add/drop multiplexer ? w-dcs digital cross connect systems features ? provides ds3/ e3 mappi ng/de-mapping for up to 3 tributaries through sone t sts-1 or sdh au-3 and/or tug-3/au-4 containers ? generates and terminates sonet/sdh section, line and path layers ? integrated serdes with clock recovery circuit ? provides sonet frame scrambling and descrambling ? integrated clock synthesizer that generates 155 mhz and 77.76 mhz clock from an external 12.96/ 19.44/77.76 mhz reference clock ? integrated 3 e3/ds3/sts-1 de-synchronizer circuit that de-jitter gapped clock to meet 0.05uipp jitter requirements ? access to line or section dcc ? level 2 performance monitoring for e3 and ds3 ? supports mixing of sts-1e and ds3 or e3 and ds3 tributaries ? e3 and ds3 framers for both transmit and receive directions ? complete transport/section overhead processing and generation per telcordia and itu standards ? single phy and multi-phy operations supported ? full line aps support for redundancy applications ? loopback support for both sonet/sdh as well as e3/ds3/sts-1 ? boundary scan capability with jtag ieee 11498- bit microprocessor interface ? 3.3 v 5% power supply; 5 v input signal tolerance ? -40c to +85c operating temperature range ? available in a 504 ball tbga package
xrt94l31 2 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 f igure 1. b lock d iagram of the xrt94l31 ordering information part number package type operating temperature range xrt94l31ib 27 x 27 504 lead tbga -40c to +85c tx payload data input interface block tx payload data input interface block rx payload data output interface block rx payload data output interface block rx hdlc controller block rx hdlc controller block tx hdlc controller block tx hdlc controller block tx ds3/e3 framer block tx ds3/e3 framer block rx ds3/e3 framer block rx ds3/e3 framer block channel 0 tx overhead data input interface block tx overhead data input interface block rx overhead data output interface block rx overhead data output interface block rx ds3/e3 mapper & jitter attenuator block rx ds3/e3 mapper & jitter attenuator block tx ds3/e3 mapper block tx ds3/e3 mapper block tx sonet poh processor block tx sonet poh processor block rx sonet poh processor block rx sonet poh processor block tx sts-3 toh processor block tx sts-3 toh processor block primary & redundant rx sts-3 toh processor block primary & redundant rx sts-3 toh processor block tx sts-3 telecom bus block tx sts-3 telecom bus block rx sts-3 telecom bus block rx sts-3 telecom bus block primary & redundant rx sts-3 pecl interface block primary & redundant rx sts-3 pecl interface block primary & redundant cdr block primary & redundant cdr block primary & redundant tx sts-3 pecl interface block primary & redundant tx sts-3 pecl interface block tx sts-1 poh processor block tx sts-1 poh processor block tx sts-1 toh processor block tx sts-1 toh processor block rx sts-1 toh processor block rx sts-1 toh processor block rx sts-1 poh processor block rx sts-1 poh processor block channel 1 channel 2 tx payload data input interface block tx payload data input interface block rx payload data output interface block rx payload data output interface block rx hdlc controller block rx hdlc controller block tx hdlc controller block tx hdlc controller block tx ds3/e3 framer block tx ds3/e3 framer block rx ds3/e3 framer block rx ds3/e3 framer block channel 0 tx overhead data input interface block tx overhead data input interface block rx overhead data output interface block rx overhead data output interface block rx ds3/e3 mapper & jitter attenuator block rx ds3/e3 mapper & jitter attenuator block tx ds3/e3 mapper block tx ds3/e3 mapper block tx sonet poh processor block tx sonet poh processor block rx sonet poh processor block rx sonet poh processor block tx sts-3 toh processor block tx sts-3 toh processor block primary & redundant rx sts-3 toh processor block primary & redundant rx sts-3 toh processor block tx sts-3 telecom bus block tx sts-3 telecom bus block rx sts-3 telecom bus block rx sts-3 telecom bus block primary & redundant rx sts-3 pecl interface block primary & redundant rx sts-3 pecl interface block primary & redundant cdr block primary & redundant cdr block primary & redundant tx sts-3 pecl interface block primary & redundant tx sts-3 pecl interface block tx sts-1 poh processor block tx sts-1 poh processor block tx sts-1 toh processor block tx sts-1 toh processor block rx sts-1 toh processor block rx sts-1 toh processor block rx sts-1 poh processor block rx sts-1 poh processor block channel 1 channel 2
xrt94l31 3 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic pin description of the xrt94l31 (rev. b) pin # signal name i/o type description microprocessor interface y22 pclk i ttl microprocessor interface clock input: this clock input signal is only used if the microprocessor interface has been configured to operate in one of the synchronous modes (e.g., power pc 403 mode). if the microp rocessor interface is configured to operate in one of these modes, then it will use this clock signal to do the following. ? to sample the cs*, wr*/r/w*, a[ 14:0], d[7:0], rd*/ds* and dben input pins, and to update the st ate of d[7:0] and the rdy/dtack output signals. n otes : 1. the microprocessor interface can work with mpclk frequencies ranging up to 33mhz. 2. this pin is inactive if the microprocessor interface has been configured to operate in either the intel-asynchronous or the motorola-asynchronousl modes. in this case, tie this pin to gnd. ad25 ad23 ac21 ptype_0ptype_1p type_2 i ttl microprocessor type select input: these three input pins are used to configure the microprocessor inter - face block to readily support a wide variety of microprocessor interfaces. the relationship between the settings of these input pins and the corre - sponding microprocessor interface configuration is presented below. ptype[2:0] microp rocessor interface mode 000 intel-asynchronous mode 001 motorola - asynchronous mode 010 intel x86 011 intel i960 100 idt3051/52 (mips) 101 power pc 403 mode 111 motorola 860 ad27 ab25 w23 y24 ad26 ac25 aa24 y23 ae24 ab20 ad22 ac20 ad21 ae23 af24 paddr_0 paddr_1 paddr_2 paddr_3 paddr_4 paddr_5 paddr_6 paddr_7 paddr_8 paddr_9 paddr_10 paddr_11 paddr_12 paddr_13 paddr_14 i ttl address bus input pins (microprocessor interface): these pins permit the microprocessor to identify on-chip registers and buffer/memory locations (within the xrt94l31) whenever it performs read and write operations with the xrt94l31.
xrt94l31 4 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ad20 ac19 ae22 ag24 ae21 ad19 af23 ae20 pdata_0 pdata_1 pdata_2 pdata_3 pdata_4 pdata_5 pdata_6 pdata_7 i/o ttl bi-directional data bus pins (microprocessor interface): these pins are used to drive and receive data over the bi-directional data bus, whenever the microprocessor performs read and write operations with the microprocesso r interface of the xrt94l31. af22 pwr_l/r/w* i ttl write strobe/read-write operation identifier: the function of this input pin de pends upon which mode the micropro - cessor interface has been configured to operate in, as described below. intel-asynchronous mode - wr* - write strobe input: if the microprocessor interface is configured to operate in the intel-asyn - chronous mode, then this input pin functions as the wr* (active-low write strobe) input signal from the microprocessor. once this active- low signal is asserted, then the input buffers (associated with the bi- directional data bus pins, d[7:0]) will be enabled. the microprocessor interface will latch the contents on the bi-directional data bus (into the target register or address location, within the xrt94l31) upon the rising of this input. motorola-asynchronous mode - r/w* - read/w rite operation identi - fication input pin: if the microprocessor interface is operating in the motorola-asynchro - nous mode, then this pin is functionally equivalent to the r/w* input pin. in the motorola mode, a read operation occurs if this pin is held at a logic 1, coincident to a falling edg e of the rd/ds* (data strobe) input pin. powerpc 403 mode - r/w* - read/w rite operation identification input: if the microprocessor interface is co nfigured to operate in the powerpc 403 mode, then this input pin will fu nction as the read/write operation identification input pin. anytime the microprocessor interface sa mples this input signal at a logic "low" (while also sampling the cs* input pin "low") upon the rising edge of pclk, then the microprocessor inte rface will (upon the very same ris - ing edge of pclk) latch the contents of the address bus (a]14:0]) into the microprocessor interface circuitry, in preparation for this forthcoming read operation. at some point (later in this read operation) the micro - processor will also assert the d ben*/oe* input pin, and the micropro - cessor interface will then place the co ntents of the target register (or address location within the xrt94l31) upon the bi-directional dat bus pins (d[7:0]), where it can be read by the microprocessor. anytime the microprocessor interface sa mples this input signal at a logic "high" (while also sampling the cs* input pin at a logic "low") upon the rising edge of pclk, then the microprocessor interface will (upon the very same rising edge of pclk) latch the contents of the address bus (a[14:0]) into the microprocessor interf ace circuitry, in preparation for the forthcoming write operation. at some point (later in this write oper - ation) the microprocessor will also assert the rd*/ds*/we* input pin, and the microprocessor interface will then latch the contents of the bi- directional data bus (d[7:0]) into the contents of the ta rget register or buffer location (within the xrt94l31). pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 5 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ac18 prd_l/ds*/we* i ttl read strobe /data strobe: the function of this input pin de pends upon which mode the micropro - cessor interface has been configured to operate in, as described below. intel-asynchronous mode - rd* - read strobe input: if the microprocessor interface is o perating in the intel-asynchronous mode, then this input pin will function as the rd* (active "low" read strobe) input signal from the microprocessor. once this active-low sig - nal is asserted, then the xrt94l31 will place the contents of the addressed register (or buffer location) on the microprocessor bi-direc - tional data bus (d[7:0]). when this signal is negated, the data bus will be tri-stated. motorola-asynchronous (68k) mode - ds* - data strobe input: if the microprocessor interface is operating in the motorola asynchro - nous mode, then this input will function as the ds* (data strobe) input signal. powerpc 403 mode - we* - write enable input: if the microprocessor interface is operating in the powerpc 403 mode, then this input pin will function as the we* (write enable) input pin. anytime the microprocessor interface samples this active-low input sig - nal (along with cs* and wr*/r/w*) also being asserted (at a logic level) upon the rising edge of pclk, then the microprocessor interface will (upon the very same rising edge of pclk) latch the contents on the bi- directional data bus (d[7:0]) into t he target on-chip register or buffer location within the xrt94l31. ag23 ale/as_l i ttl address latch enable/address strobe:t he function of this input pin depends upon which mode the microproces - sor interface has been configured to operate in, as described below. intel-asynchronous mode - ale if the microprocessor interface (o f the xrt94l31) has been configured to operate in the intel-asynchronous mode, then this active-high input pin is used to latch the address (pre sent at the microprocessor interface address bus input pins (a[14:0]) into the xrt94l31 microprocessor interface block and to indicate the start of a read or write cycle. pull - ing this input pin "high" enables the input bus drivers for the address bus input pins (a[14:0]). the cont ents of the address bus will be latched into the xrt94l31 microprocessor interface circuitry, upon the falling edge of this input signal. motorola-asynchronous (68k) mode - as* if the microprocessor interface has been configured to operate in the motorola-asynchronous mode, then this active-low input pin is used to latch the data (residing on the address bus, a[14:0]) into the micropro - cessor interface circui try of the xrt94l31. pulling this input pin "low" enables the input bus drivers for the address bus input pins. the contents of the address bus will be latched into the microprocessor interface circuitry, upon the rising edge of this signal. powerpc 403 mode - no function - tie to gnd: if the microprocessor interface ha s been configured to operate in the powerpc 403 mode, then this input pin has no role nor function and should be tied to gnd. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 6 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ae19 pcs_l i ttl chip select input: this active-low signal must be asse rted in order to select the micropro - cessor interface for read and write operations between the micro - processor and the xrt94l31 on-chip registers, lapd and trace buffer locations. ad18 prdy_l/ dtack*rdy o cmos ready or dtack output: the function of this input pin depends upon wich mode the microproces - sor interface has been configured to operate in, as described below. intel asynchronous mode - rdy* - ready output: if the microprocessor interface has been configured to operate in the intel-asyncrhronous mode, then this output pin will function as the active-low ready output. during a read or write cycle, the microprocessor interface block will toggle this output pin to the logic "low" level only when it (the micro - processor interface) is ready to comp lete or terminate the current read or write cycle. once the microproc essor has determi ned that this input pin has toggled to the logic "low" le vel, then it is now safe for it to move on and execute the next read or write cycle. if (during a read or write cycle) t he microprocessor interface block is holding this output pin at a logic "hi gh" level, then the microprocessor is expected to extend this read or wr ite cycle, until it de tect this output pin being toggled to the logic "low" level. motorola mode - dtack* - data transfer acknowledge output: if the microprocessor interface has been configured to operate in the motorola-asynchronous mode, then this output pin will function as the active-low dtack* ouytput. during a read or write cycle, the microprocessor interface block will toggle this output pin to the logic "low" level, only when it (the micro - processor interface) is ready to comp lete or terminate the current read or write cycle. once the microproc essor has determi ned that this input pin has toggled to the logic "low" leve, then it is now safe for it to move on and execute the next read or write cycle. if (during a read or write cycle) t he microprocessor interface block is holding this output pin at a logic "hi gh" level, then the microprocessor is expected to extend this r ead or write cycle, until it detects this output pin being toggled to the logic "low" level. powerpc 403 mode - rdy - ready output: if the microprocessor interface has been configured to operate in the powerpc 403 mode, then this output pi n will function as the active-high ready output. during a read or write cycle, the microprocessor interface block will toggle this output pin to the logic "high" level, only when the micropro - cessor interface is ready to complete or terminate the current read or write cycle. once the microproce ssor has sampled this signal being at a logic "high" level (upon the rising edge of pclk) then it is now safe for it to move on and execut e the next read or write cycle. the microprocessor interface will update the state of this output pin upon the rising edge of pclk. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 7 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic af21 pdben_l i ttl bi-directional data bus enable input pin: this input pin is used to either enable or tri-state the bi-directional data bus pins (d[7:0]), as described below. setting this input pin "low" enables the bi-directional data bus. setting this input "high" tri-states the bi-directional data bus. af20 pblast_l i ttl last burst transfer indicator input pin: if the microprocessor interface is o perating in the intel-i960 mode, then this input pin is used to indicate (to the microprocessor interface block) that the current data transfer is the last data transfer within the current burst operation. the microprocessor should assert this input pin (by toggling it "low") in order to denote that the current read or write operation (within a burst operation) is the last ope ration of this burst operation. n ote : connect this input pin to gnd whenever the microprocessor interface has been configured to operate in the intel-async, motorola 68k and ibm powerpc 403 modes. ag22 pint_l o cmos interrupt request output: this open-drain, active-low output signal will be asserted when the map - per/framer device is requesting in terrupt service from the microproces - sor. this output pin should typically be connected to the interrupt request input of the microprocessor. ab24 reset_l i ttl reset input: when this active-low signal is asserted, the xrt94l31 will be asynchro - nously reset. when this occurs, all outputs will be tri-stated and all on- chip registers will be reset to their default values. ae18 direct_add_sel i ttl address location select input pin: this input pin must be pulled "high" in order to permit normal operation of the microprocessor interface. sonet/sdh serial li ne interface pins t3 rxldat_p i lvpec l receive sts-3/stm-1 data - positive polarity pecl input: this input pin, along with rxldat_n functions as the recovered data input, from the optical transceiver or as the receive data input from the system back-plane n ote : for aps (automatic protection switching) purposes, this input pin, along with rxldat_n functions as the primary sts-3/ stm-1 receive data input port. t2 rxldat_n i lvpec l receive sts-3/stm-1 data - ne gative polarity pecl input: this input pin, along with rxldat_p functions as the recovered data input, from the optical transceiver or as the receive data input from the system back-plane. n ote : for aps (automatic protection switching) purposes, this input pin, along with rxldat_p func tions as the primary receive sts-3/stm-1 data input port pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 8 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 u2 rxldat_r_p i lvpec l receive sts-3/stm-1 data - posi tive polarity pecl input - redun - dant port: this input pin, along with rxldat_r_n functions as the recovered data input, from the optical transceiver or as the receive data input from the system back-plane. n ote : for aps (automatic protection switching) purposes, this input pin, along with rxldat_r_n functions as the redundant receive sts-3/stm-1 data input port. u1 rxldat_r_n i lvpec l receive sts-3/stm-1 data - negati ve polarity pecl input - redun - dant port: this input pin, along with rxldat_r_p functions as the recovered data input, from the optical transceiver or as the receive data input from the system back-plane. n ote : for aps (automatic protection switching) purposes, this input pin, along with rxldat_r_n functions as the redundant receive sts-3/stm-1 data input port. ae27 rxclk_19mhz o cmos 19.44mhz recovered output clock: this pin outputs a 19.44mhz clock sign al that has been derived from the incoming sts-3/stm-1 lvpecl line si gnal (via the receive sts-3/ stm-1 pecl interface block) and has been extracted out and derived by clock and data recovery pll (within the receive sts-3/stm-1 pecl interface block). to operate the sts-3/stm-1 interface of the xrt94l31 in the loop-tim - ing mode, route this particular out put signal through a narrow-band pll (in order to attenuate any jitter within th is signal) prior to routing it to the refttl input pin. p3 refclk_p i lvpec l transmit reference clock - positive polarity pecl input: this input pin, along with refclk _n and refttl can be configured to function as the timing source for the sts-3/stm-1 transmit interface block. if these two input pins are configured to function as the timing source, a 155.52mhz clock signal must be applied to these input pins in the form of a pecl signal. configure these two inputs to function as the timing source by writing the appropriate dat a into the transmit line interface control register (address location = 0x0383) n ote : if refttl clock input is used, set this pin to a logic "high" p2 refclk_n i lvpec l transmit reference clock - negative polarity pecl input: this input pin, along with refclk_p and refttl can be configured to function as the timing source for the sts-3/stm-1 transmit interface block. if these two input pins are configured to function as the timing source, then the user must apply a 155.52mhz clock signal, in the form of a pecl signal to these input pins. these two inputscan be configured to function as the timing source by wr iting the appropriate data into the transmit line interface control register (address location = 0x0383). n ote : set this pin to a logic "low" if refttl clock input is used pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 9 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic p5 txldato_p o lvpec l transmit sts-3/stm-1 data - po sitive polarity lvpecl output: this output pin, along with txldato_ n functions as the transmit data output (from the transm it sts-3/stm-1 pecl interface block), to the optical transceiver (for transmission to remote terminal equipment) or to the system back-plane (f or transmission to some other system-board). for high-speed back-plane applications , data is output from these out - put pins upon the rising/falling edge of txlclko_p/txlclko_n. n ote : for aps (automatic protection s witching) purposes, this output pin, along with txldato_n functi ons as the primary transmit sts-3/stm-1 data output port. p6 txldato_n o lvpec l transmit sts-3/stm-1 data - ne gative polarity lvpecl output: this output pin, along with txldato_ p functions as the transmit data output (from the transm it sts-3/stm-1 pecl interface block), to the optical transceiver (for transmission to remote terminal equipment) or to the system back-plane (f or transmission to some other system board). for high-speed back-plane applications, data is output from these out - put pins upon the rising/falling edge of txlclko_p/txlclko_n. n ote : for aps (automatic protection s witching) purposes, this output pin, along with txldato_p functi ons as the primary transmit sts-3/stm-1 data output port. m4 txldato_r_p o lvpec l transmit sts-3/stm-1 data - posi tive polarity lvpecl output - redundant port: this output pin, along with txldato_r_n functions as the transmit data output (from the transmit st s-3/stm-1 pecl interface block), to the optical transceiver or to the system back-plane. for high-speed back-plane applications, data is output from these out - put pins upon the rising/falling edge of txlclko_r_p/ txlclko_r_n). n ote : for aps (automatic protection s witching) purposes, this output pin, along with txldato_n fu nctions as the redundant transmit sts-3/stm-4 data output port. m3 txldato_r_n o lvpec l transmit sts-3/stm-1 data - nega tive polarity lvpecl output - redundant port: this output pin, along with txldat o_r_p functions as the transmit data output (from the transmit st s-3/stm-1 pecl interface block), to the optical transceiver (for transm ission to remote terminal equipment) or to the system back-plane (for tr ansmission to some other system board). for high-speed back-plane applications, data is output from these out - put pins upon the rising/falling edge of txlclko_r_p/ txlclko_r_n).note: n ote : for aps (automatic protection s witching) purposes, this output pin, along with txldato_r_p functions as the redundant transmit sts-3/stm-1 data output port. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 10 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n6 txlclko_p o lvpec l transmit sts-3/stm-1 clock - po sitive polarity pecl output: this output pin, along with txlclk o_n functions as the transmit clock output signal. these output pins are typically used in high-speed back-plane applica - tions. in this case, outbound sts-3/stm-1 data is output via the txldato_p/txldato_n output pins upon the rising edge of this clock signal. n ote : for aps (automatic protection s witching) purposes, this output pin, along with txlclko_n func tions as the primary transmit output clock signal. n5 txlclko_n o lvpec l transmit sts-3/stm-1 clock - ne gative polarity pecl output: this output pin, along with txlclko_ p functions as t he transmit clock output signal. these output pins are typically used in high-speed back-plane applica - tions. in this case, outbound sts-3/stm-1 data is output via the txldato_p/txldato_n output pins upon the falling edge of this clock signal. n ote : for aps (automatic protection s witching) purposes, this output pin, along with txlclko_n func tions as the primary transmit output clock signal. m1 txlclko_r_p o lvpec l transmit sts-3/stm-1 clock - po sitive polarity pecl output - redundant port: this output pin, along with txlclk o_r_n functions as the transmit clock output signal. these output pins are typically used in high-speed back-plane applica - tions. in this case, outbound sts-3/stm-1 data is output via the txldato_r_p/txldato_r_n output pins upon the rising edge of this clock signal. n ote : for aps (automatic protection s witching) purposes, this output pin, along with txlclko_r_n functions as the redundant transmit output clock signal. m2 txlclko_r_n o lvpec l transmit sts-3/stm-1 clock - ne gative polarity pecl output - redundant port: this output pin, along with txlclk o_r_p functions as the transmit clock output signal. these output pins are typically used in high-speed back-plane applications. in this case, outbound sts-3/stm-1 data is output via the txldato_r_p/txldato_r_n output pins upon the ris - ing edge of this clock signal. n ote : for aps (automatic protection s witching) purposes, this output pin, along with txlclko_r_p functions as the redundant transmit output clock signal. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 11 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic p1 refttl i ttl 19.44mhz or 77.76mhz clock synt hesizer reference clock input pin: the function of this input pin depen ds upon whether or not the clock synthesizer block is enabled. if clock synthesizer is enabled. if the clock synthesizer block is e nabled, then it will be used to generate the 155.52mhz, 19.44mhz and/or 77.76mhz clock signal for the trans - mit sts-3/stm-1 circuitry. in this mode, the user should apply a clock signal of any of the following frequencies to this input pin. ? 19.44 mhz ? 38.88 mhz ? 51.84 mhz ? 77.76 mhz afterwards, the user needs to write the appropriate data into the trans - mit line interface control register (address location = 0x0383) in order to (1) configure the clock synthesizer block to accept any of the above- mentioned signals and generate a 15 5.52mhz, 19.44mhz or 77.76mhz clock signal, (2) to configure the cl ock synthesizer to function as the clock source for the sts-3/stm-1 block. if clock synthesizer is not enabled: if the clock synthesizer block is not enabled, then it will not be used to generate the 19.44mhz and/or 77.7 6mhz clock signal, for the sts-3/ stm-1 block. in this configuration seting, the user must apply a 19.44mhz clock signal to this input pin. n ote : the user must place a clock signal to this input pin in order to perform read and write operations to much of the sonet/ sdh-related registers via the microprocessor interface. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 12 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ag3 losttl i ttl loss of optical carrier input - primary receive sts-3/stm-1 pecl interface - ttl input: if the user is using an optical transceiver that contains an los (or sig - nal detect) output that is of the cm os/ttl format, then connect this los output signal to this input pin of the xrt94l31. configure the losttl input pin to be either an active-low or an active- high signal, by pulling the lospecl input pin to the appropriate level as described below. if this input pin is pulled to the appropriate state such that los is true, then all of the following events will happen. ? the primary receive sts-3 toh pr ocessor block will declare the loss of optical carrier condition. ? the primary receive sts-3/stm-1 line interface block will declare the los_detect condition. n ote : if this input pin is pulled to the appropriate state such that los is true, this (by itself) will not cause the primary receive sts-3 toh processor block to declare the los defect condition. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description description of losttl setting this input pin "low" configures the receive line interface block to declare the "los_detect" condition. setting this input pin "high" configures the receive line interface block to declare the "los_detect" condition. losttl active-low/ active-high active-low active-high lospecl gnd vdd
xrt94l31 13 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ag25 losttl_r i ttl loss of optical carrier input - redundant receive sts-3/stm-1 pecl interface - ttl input: if the user is using the optical transceiver that contains an los (or sig - nal detect) output that is of the cmos/ttl format, then connect this los output signal to this input pin of the xrt94l31. configure the losttl_r input pin to either an active-low or an active- high signal, by pulling the lospecl_r input pin to the appropriate level as described below. if this input pin is pulled to the appropriate state such that los is true, then all of the following events will happen. the redundant receive sts-3 toh processor block wil declare the loss of optical carrier condition the redundant receive sts-3/stm-1 line interface block will declare the los_detect condition. n ote : if this input pin is pulled to the appropriate state such that los is true, this (by itself) will not cause the redundant receive sts-3 toh processor block to declare the los defect condition. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description description of losttl_r setting this input pin "low" configures the redundant receive line interface block to declare the "los_detect" condition. setting this input pin "high" configures the redundant receive line interface block to declare the "los_detect" condition. losttl_r active-low/ active-high active-low active-high lospecl_r gnd vdd
xrt94l31 14 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 l4 lospecl_p i lvpec l loss of optical carrier/signal input - single-ended pecl interface input - primary receive sts-3/stm-1 pecl interface: if the user is using an optical transceiver that contains an los (or sig - nal detect) output pin that is of th e lvpecl format, then connect this los output signal to this input pin of the xrt94l31. configure the lospecl_p input pin to function as either an active-low or active-low signal by pulling the losttl input pin to the appropriate level as described below. if this input pin is pulled to the appropriate state such that los is true, then all of the following events will happen. ? the primary receive sts-3 toh processor block will declare the loss of optical carrier condition. ? the primary receive sts-3/stm-1 line interface block will declare the los_detect condition. n ote : if this input pin is pulled to the appropriate state such that los is true, this (by itself) will not cause the primary receive sts-3 toh processor block to declare the los defect condition. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description description of lospecl_p setting this input pin "low" configures the receive line interface block to declare the "los_detect" condition. setting this input pin "high" configures the receive line interface block to declare the "los_detect" condition. lospecl_p active-low/ active-high active-low active-high losttl gnd vdd
xrt94l31 15 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic l3 lospecl_r i lvpec l loss of optical carrier/signal input - single-ended pecl interface input - redundant receive sts-3/stm-1 pecl interface: if the user is using an optical transceiver that contains an los (or sig - nal detect) output pin that is of the lvpecl format, then connect this los output signal to this input pin of the xrt94l31. configure the lospecl_r input pin to function as either an active-low or active-low signal by pulling the losttl input pin to the appropriate level as described below. if this input pin is pulled to the appropriate state such that los is true, then all of the following events will happen. ? the redundant receive sts-3 toh processor block will declare the loss of optical carrier condition. ? the redundant receive sts-3/stm-1 line interface block will declare the los_detect condition.note: n ote : if this input pin is pulled to the appropriate state such that los is true, this (by itself) will not cause the redundant receive sts-3 toh processor block to declare the los defect condition.. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description description of lospecl_r setting this input pin "low" configures the redundant receive line interface block to declare the "los_detect" condition. setting this input pin "high" configures the redundant receive line interface block to declare the "los_detect" condition. lospecl_r active-low/ active-high active-low active-high losttl gnd vdd
xrt94l31 16 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 v1 lockdet o cmos lock detect output pin - clock and data recovery pll block this output pin indicates whether or not the clock and data recovery pll block has obtained lock to incoming sts-3/stm-1 signal. as the receive sts-3/stm-1 pecl interface block receives this sts-3/ stm-1 signal, the cdr (clock and data recovery) pll will attempt to lock onto this sts-3/stm-1 pecl signal. the receive sts-3/stm-1 pecl interface block will (internally) derive a 19.44mhz clock signal from this incoming sts-3/stm-1 pecl signal. the cdr pll will then continuously compare the frequency of this 19.44mhz clock signal, with that derived from either the clock synthesizer block (or from the 19.44mhz clock signal applied to the refttl input pin). if the cdr pll determines that the frequency difference between these two signals is less than 0.05%, then it will declare that the cdr pll is in lock. if the cdr pll determines that the frequency difference between these two signals is greater than 0. 05%, then it will declare the the cdr pll is out of lock. 0 - indicates that the cdr pll (within the receive sts-3/stm-1 pecl interface block) is declaring the lock condition. 1 - indicates that the cdr pll is declaring the out of lock condition. sts-3/stm-1 telecom bus interface - transmit direction e1 txa_clk o cmos transmit sts-3/stm-1 telecom bus interface - clock output sig - nal: this output clock signal functions as the clock source for the transmit sts-3/stm-1 telecom bus interface. all signals, that are output via the transmit sts-3/stm-1 telecom bu s interface (e.g., txa_c1j1, txa_alarm, txa_dp, txa_pl and txa_d[7:0]) are updated upon the rising edge of this clock signal. this clock signal operates at 19.44mhz and is derived from the clock synthesizer block. f2 txa_c1j1whether or not the o cmos transmit sts-3/stm-1 telecom bus interface - c1/j1 byte phase indicator output signal: this output pin pulses "high" under the following two conditions; ? coincident to whenever the c1/j0 byte (of the outbound sts-3/stm-1 signal) is being output via the txa_d[7:0] output, and ? coincident to whenever the j1 byte(s) (of the outbound sts-3/sts- 3c/stm-1 signal) is being output via the txa_d[7:0] output. n otes : 1. the transmit sts-3/stm-1 telecom bus interface will indicate that it is currently transmitting t he c1 byte (via the txa_d[7:0] output pins), by pulsing this out put pin "high" (for one period of txa_clk) and keeping the txa_pl output pin pulled "low". 2. the transmit sts-3/stm-1 telecom bus will indicate that it is currently transmitting the j1 by te (via the t xa_d[7:0] output pins), by pulsing this output pin "high" (for one period of txa_clk) while the txa_pl output pin is pulled "high". 3. this output pin is only active if the transmit sts-3/stm-1 telecom bus interface block is enabled and is configured to operate in the re-phase off mode. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 17 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic e2 txa_alarm o cmos transmit sts-3/stm-1 telecom bus - alarm indicator output sig - nal: this output pin pulses "high", coincdent to the instant that the transmit sts-3/stm-1 telecom bus outputs a byte (via the txa_d[7:0] output pins) that pertains to any that sts-1 or sts-3c signal is carrying the ais-p indicator. this output pin is "low" for all other conditions. n ote : this output pin is only active if the transmit sts-3/stm-1 telecom bus interface is enabled and has been configured to operate in the re-phase off mode. h3 txa_dp o cmos transmit sts-3/stm-1 teleco m bus - parity output pin: this output pin can be configured to function as one of the following.to reflect either the even or odd parity value of the bits which are cur - rently being output via the txa_d[7:0] output pins. to reflect either the even or odd parity value of the bits which are cur - rently being output via the txa_d[7:0] output pins and the states of the txa_pl and txa_c1j1 output pins. n ote : any one of these config uration selections can be made by writing the appropriate value into the telecom bus control register (address location = 0x0137). g4 txsbfp i ttl transmit sts-3/stm-1 frame alignment sync input: the transmit sts-3 toh processor block can be configured to initiate its generation of a new outbound sts-3/stm-1 frame based upon an externally supplied 8khz clock signal to this input pin. if this feature is used, the transmit sts-3/stm-1 telecom bus interface will begin trans - mitting the very first byte of given sts-3 or stm-1 frame, upon sensing a rising edge (of the 8khz signal) at this input pin. n otes : 1. if this input pin is connected to gnd, then the transmit sts-3 toh processor block will generate its outbound sts-3/stm-1 frames asynchronously, with respect to any input signal. 2. this input signal must be synchronized with the signal that is supplied to the refttl input pin. failure to insure this will result in bit errors being generated within the outbound sts-3/ stm-1 signal. 3. the user must supply an 8khz pu lse (to this input pin) that has a width of approximately 51.4412.8ns (one 19.44mhz clock period). the user mu st not apply a 50% du ty cycle 8khz signal to this input pin. 4. register hrsync_dly (address location: 0x0135) defines the timing for txsbfp input pin. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 18 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 k5 txa_pl o cmos transmit sts-3/stm-1 telecom bus interface - payload data indica - tor output signal: this output pin indicates whether or not the transmit sts-3/stm-1 tele - com bus interface is currently placing a transport overhead byte or a non-transport overhead byte (e.g., sts-1 spe, sts-3c spe, vc-3 or vc-4 data) via the txa_d[7:0] output pins. this output pin is pulled "low" for the duration that the transmit sts-3/ stm-1 telecom bus interface is transmitting a transport overhead byte via the txa_d[7:0] output pins. conversely, this output pin is pulled "high" for the duration that the transmit sts-3/stm-1 telecom bus interface is transmitting something other than a transport overhead byte via the txa_d[7:0] output pins. j4 g3 d1 f3 j5 h4 d2 e3 txa_d0 txa_d1 txa_d2 txa_d3 txa_d4 txa_d5 txa_d6 txa_d7 o cmos transmit sts-3/stm-1 telecom bus interface - transmit output data bus pins: these 8 output pins function as the transmit sts-3/stm-1 telecom bus interface - output data bus. if the sts-3/stm-1 telecom bus interface is enabled, then all outbound sts-3/stm-1 data is output via these pins (in a byte-wide manner), upon the rising edge of the txa_clk output pin. sts-3/stm-1 telecom bus inte rface - receive direction w2 rxd_clk i ttl receive sts-3/stm-1 telecom bus interface - clock input signal: this input clock signal functions as the clock source for the receive sts-3/stm-1 telecom bus interface. all input signals are sampled upon the falling edge of this input clock signal. this clock signal should operate at 19.44mhz.note: n ote : this input pin is only used if the sts-3/stm-1 telecom bus has been enabled. it should be connected to gnd otherwise. aa3 rxd_pl i ttl receive sts-3/stm-1 telecom bus interface - payload data indica - tor output signal: this input pin indicates whether or not the receive sts-3/stm-1 tele - com bus interface is currently receiving transport overhead bytes or non-transport overhead bytes (e.g ., sts-1 spe, sts-3c spe,vc-3 or vc-4 data) via the rxd_d[7:0] input pins. this input pin should be pulled "low" for the duration that the receive sts-3/stm-1 telecom bus interface is receiving a transport overhead byte via the rxd_d[7:0] input pins. conversely, this input pin should be pulled "high" for the duration that the receive sts-3/stm-1 telecom bus interface is receiving something other than a transport overhead byte via the rxd_d[7:0] input pins. n ote : connect this pin to gnd if the sts-3/stm-1 telecom bus is not enabled pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 19 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ad1 rxd_c1j1 i ttl receive sts-3/stm-1 telecom bus interface - c1/j1 byte phase indicator input signal: this input pin should be pulsed "high" during both of the following condi - tions. a. coincident to whenever the c1/j0 byte (within the incoming sts- 3/stm-1 signal) is being applied to the receive sts-3/stm-1 telecom bus - data input pins (rxd_d[7:0]). b. coincident to whenever the j1 byte(s) (within the incoming sts-3/ stm-1 signal) is being applied to the receive sts-3/stm-1 telecom bus - data input pins (rxd_d[7:0]) input. n ote : this input pin should be pulled "low" during all other times. ab3 rxd_dp i ttl receive sts-3/stm-1 telecom bus interface - parity input pin: this input pin can be configured to function as one of the following. the even or odd parity value of th e bits (within the incoming sts-3/ stm-1 signal) which are currently being input via the rxd_d[7:0] input pins. the even or odd parity value of th e bits (within the incoming sts-3/ stm-1 signal) which are being input via the rxd_d[7:0] input and the states of the rxd_pl and rxd_c1j1 input pins. the receive sts-3/stm-1 telecom bu s interface block will use this input signal to compute and verify the parity of each byte within the incoming sts-3/stm-1 data-stream. n otes : 1. any one of these configuration selections can be made by writing the appropriate value into the telecom bus control register (address location = 0x0137). 2. tie this input pin to gnd if the sts-3/stm-1 telecom bus interface is disabled. w1 rxd_alarm i ttl receive sts-3/stm-1 telecom bus interface - alarm indicator input: this input pin should be pulsed "high" for one rxd_clk period coinci - dent to whenever the receive sts-3/stm-1 telecom bus interface is accepting a byte from an incoming sts-1 or sts-3c signal (via the rxd_d[7:0] input pins) that is carrying the ais-p indicator. this input pin should be held at a logic "low" at all other times. n otes : 1. if the rxd_alarm input signal pulses "high" for any given sts-1 signal (within the incoming sts-3), the xrt94l31 will automatically declare the ais-p defect condition for that sts-1 or sts-3c channel. 2. tie this input pin to gnd, if the sts-3/stm-1 telecom bus interface is disabled. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 20 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 y2 ad2 ac3 aa4a b4 y1 ad3 aa5 rxd_d0 rxd_d1 rxd_d2 rxd_d3 rxd_d4 rxd_d5 rxd_d6 rxd_d7 i ttl receive sts-3/stm-1 telecom bus interface - receive input data bus pins: these 8 input pins function as the receive sts-3/stm-1 telecom bus interface receive input data bus. all sts-3/stm-1 data is sampled and latched (into the xrt94l31, via these input pins) upon the falling edge of the rxa_clk input pin. n ote : these input pins are only active if the receive sts-3/stm-1 telecom bus interface has been enabled. if the xrt94l31 is configured to exchange sts-3/stm-1 data via the pecl interface (instead), tie these pins to gnd. sonet/sdh overhead interf ace - transmit direction h6 txtohclk o cmos transmit toh input po rt - clock output: this output pin, along with the txtohenable, txtohframe output pins and the txtoh and txtohins input pins function as the transmit toh input port.the transmit toh input port is usedr to insert the users own value for the toh bytes (in the outbound sts-3/stm-1 signal). this output pin provides the user wi th a clock signal. if the txtohen - able output pin is "high" and if the txtohins input pin is pulled "high", then the user is expected to provi de a given bit (within the toh) to the txtoh input pin, upon the falling edge of this clock signal. the data, residing on the txtoh input pin will be latched into the xrt94l31 upon the rising edge of this clock signal. the xrt94l31 will then insert this particular toh bit value into the appropriate toh bit positions within the outbound sts-3 data-stream. n ote : the transmit toh input port only supports the insertion of the toh within the first sts-1, within the outbound sts-3 signal. g5 txtohenable o cmos transmit toh input port - to h enable (or ready) indicator: this output pin, along with the txtohclk, txtohframe output pins and the txtoh and txtohins input pins function as the transmit toh input port. this output pin will toggle and remain "high" anytime the transmit toh input port is ready to externally accept toh data. to externally insert user values of toh into the outbound sts-3 data stream via the transmit toh input port, do the following. ? continuously sample the state of txtohframe and this output pin upon the rising edge of txtohclk. ? whenever this output pin pulses "high", then the user's external circuitry should drive the txtohins input pin "high". ? next, output the next toh bit, onto the txtoh input pin, upon the rising edge of txtohclk pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 21 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic f8 txtoh i ttl transmit toh input port - input pin: this input pin, along with the txtohins input pin, the txtohenable and txtohframe and txtohclk output pins function as the transmit toh input port.to externally insert user values of toh into the outbound sts-3 data stream via the transmit toh input port, do the following. ? continuously sample the state of txtohframe and txtohenable upon the rising edge of txtohclk ? whenever txtohenable pulses "high", then the user's external circuitry should drive the txtohins input pin "high" ? next, output the next toh bit, onto this input pin, upon the rising edge of txtohclk. the transmit toh input port will sample the data (on this input pin) upon the falling edge of txtohclk. n ote : data at this input pin will be ignored (e.g., not sampled) unless the txtohenable output pin is " high" and the txtohins input pin is pulled "high". e8 txtohframe o cmos transmit toh input port - sts-3/stm-1 frame indicator: this output pin, along with txtohclk, txtohenable output pins, and the txtoh and txtohins input pins function as the transmit toh input port.this output pin will pulse "high" (for one period of txtohclk), one txtohclk clock period prior to the first toh bit of a given sts-3 frame, being expected via the txtoh input pin.to externally insert user values of toh into the outbound sts-3 data stream via the transmit toh input port, do the following. ? continuously sample the state of txtohenable and this output pin upon the rising edge of txtohclk. ? whenever the txtohenable output pin pulse "high", then the user's external circuitry should drive the txtohins input pin "high". ? next, output the next toh bit, onto the txtoh input pin, upon the rising edge of txtohclk. n ote : the external circuitry (which is being interfaced to the transmit toh input port can use this part icular output pin to denote the boundary of sts-3 frames. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 22 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 d6 txtohins i ttl transmit toh input port - insert enable input pin: this input pin, along with the txtoh input pin, and the txtohenable, txtohframe and txtohclk output pins function as the transmit toh input port. this input pin is used to either enable or disable the transmit toh input port. if this input pin is "low", then the transmit toh input port will be dis - abled and will not sample and insert (into the outbound sts-3 data stream) any data residing on the txtoh input, upon the rising edge of txtohclk. if this input pin is "high", then the transmit toh input port will be enabled. in this mode, whenever the txtohenable output pin is also "high", the transmit toh input port will sample and latch any data that is presented on the txtoh input pin, upon the rising edge of txtohclk. to externally insert user values of toh into the outbound sts-3 data stream via the transmit toh input port, do the following. ? continuously sample the state of txtohframe and txtohenable upon the rising edge of txtohclk. ? whenever the txtohenable output pin is sampled "high" then the user's external circuitry shoul d drive this input pin "high". ? next, output the next toh bit, onto the txtoh input pin, upon the falling edge of txtohclk. the trans mit toh input port will sample the data (on this input pin) upon the falling edge of txtohclk.] n otes : 1. data applied to the txtoh input pin will be sampled according to the following insertion priority scheme: 2. for dcc, e1, f1, e2 bytes, txtoh input pin will be sampled if both txtohenable and txtohins are "high". 3. for other toh bytes, txtoh i nput pin will be sampled if both txtohenable and txtohins are "high" or if both txtohins and software insertion enabled are "low". b4 txldccenable o cmos transmit - line dcc input port - enable output pin: this output pin, along with the txtohclk output pin and the txldcc input pin are used to insert their value for the d4, d5, d6, d7, d8, d9, d10, d11 and d12 bytes into the transmit sts-3 toh processor block. the transmit sts-3 toh processor block will accept this data and will insert into the d4, d5, d6, d7, d8, d9, d10, d11 and d12 byte-fields, within the outbound sts-3 data-stream. the line dcc hdlc controller circuitry (which is connected to the txtohclk, the txsdcc and this output pin, is suppose to do the follow - ing. it should continuously monitor the state of this output pin. whenever this output pin pulses "high", then the line dcc hdlc con - troller circuitry should place the next line dcc bit (to be inserted into the transmit sts-3 toh processor block) onto the txldcc input pin, upon the rising edge of txtohclk. any data that is placed on the txldcc input pin, will be sampled upon the falling edge of txohclk. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 23 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic d7 txsdccenable o cmos transmit - section dcc input port - enable output pin: this output pin, along with the txtohclk output pin and the txsdcc input pin is used to insert their value for the d1, d2 and d3 bytes, into the transmit sts-3 toh processor block. the transmit sts-3 toh processor block will accept this data and will insert into the d1, d2 and d3 byte-fields, within the outbound sts-3 data-stream. the section dcc hdlc controller circui try (which is connected to the txtohclk, the txsdcc and this output pin, is suppose to do the follow - ing. it should continuously monitor the state of this output pin. whenever this output pin pulses "high", then the section dcc hdlc controller circuitry should place the next section dcc bit (to be inserted into the transmit sts-3 toh processor block) onto the txsdcc input pin, upon the rising edge of txtohclk. any data that is placed on the txsdcc input pin, will be sampled upon the falling edge of txohclk. c5 txsdcc i ttl transmit - section dcc input port - input pin: this input pin, along with the txsdccenable and the txtohclk output pins is used to insert their value for the d1, d2 and d3 bytes, into the transmit sts-3 toh processor block. the transmit sts-3 toh pro - cessor block will accept this data and insert it into the d1, d2 and d3 byte fields, within the outbound sts-3 data-stream. the section dcc hdlc circuitry that is interfaced to this input pin, the txsdccenable and the txtohclk pins is suppose to do the following. it should continuously monitor the state of the txsdccenable input pin. whenever the txsdccenable input pin pulses "high", then the section dcc hdlc controller circuitry should pl ace the next section dcc bit (to be inserted into the transmit sts-3 toh processor block) onto this input pin upon the rising edge of txtohclk. any data that is placed on the txsdcc input pin, will be sampled upon the falling edge of txtohclk.note: n ote : this pin should be connected to gnd if it is not used. d8 txldcc i ttl transmit - line dcc input port: this input pin, along with the txl dccenable and the txtohclk pins is used to insert their value for the d4, d5, d6, d7, d8, d9, d10, d11 and d12 bytes, into the transmit sts-3 toh processor block. the transmit sts-3 toh processor block will accept this data and insert it into the d4, d5, d6, d7, d8, d9, d10, d11 and d12 byte-fields, within the out - bound sts-3 data-stream. whatever line dcc hdlc controller circuitry is interface to the this input pin, the txldccenable and the txtohclk is suppose to do the following. it should continuously monitor the state of the txldccenable input pin. whenever the txldccenable input pin pulses "high", then the section dcc interface circuitry should place the next line dcc bit (to be inserted into the transmit sts-3 toh processor block) onto the txldcc input pin, upon the rising edge of txtohclk. any data that is placed on the txldcc input pin, will be sampled upon the falling edge of txtohclk.note: n ote : this pin should be connected to gnd if it is not used. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 24 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 e9 txe1f1e2enable o cmos transmit e1-f1-e2 byte input port - enable (or ready) indicator output pin: this output pin, along with the txtohclk output pin and the txe1f1e2 input pin is used to insert their value for the e1, f1 and e2 bytes, into the transmit sts-3 toh processor block. the transmit sts-3 toh pro - cessor block will accept this data and will insert into the e1, f1 and e2 byte-fields, within the outbound sts-3 data-stream. whatever external circuitry (which is connected to the txtohclk, the txe1f1e2 and this output pin), is suppose to do the following. it should continuously monitor the state of this output pin. whenever this output pin pulses "high", then the external circuitry should place the next orderwire bit (to be inserted into the transmit sts- 3 toh processor block) onto the txe1f1e2 input pin, upon the rising edge of txtohclk. any data that is placed on the txe1f1e2 input pin, will be sampled upon the falling edge of txohclk. c6 txe1f1e2frame o cmos transmit e1-f1-e2 byte inpu t port - framing output pin. this output pin pulses "high" for one period of txtohclk, one txto - hclk bit-period prior to the transmit e1-f1-e2 byte input port expecting the very first byte of the e1 byte, within a given outbound sts-3 frame. a4 txe1f1e2 i ttl transmit e1-f1-e2 byte input port - input pin: this input pin, along with the txe1f1e2enable and the txtohclk out - put pins are used to insert their value for the e1, f1 and e2 bytes, into the transmit sts-3 toh processor block. the transmit sts-3 toh processor block will accept this data and insert it into the e1, f1 and e2 byte fields, within the outbound sts-3 data-stream. whatever external circuitry that is interfaced to this input pin, the txe1f1e2enable and the txtohclk pins is suppose to do the following. it should continuously monitor the state of the txe1f1e2enable input pin. whenever the txe1f1e2enable input pin pulses "high", then the exter - nal circuitry should place the next orderwire bit (to be inserted into the transmit sts-3 toh processor block) onto this input pin upon the rising edge of txtohclk. any data that is placed on the txe1f1e2 input pin, will be sampled upon the falling edge of txtohclk.note: n ote : this pin should be connected to gnd if it is not used. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 25 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic c7 txpoh i ttl transmit path overhead input port - input pin. this pin is used for the transmit au-4/vc-4 mapper poh processor block when tug-3 mapping is used.this input pin is used to insert the poh data into the transmit au-4/vc-4 mapper poh processor blocks for insertion and transmission via the outbound sts-3 signal.in this mode, the external circuitry (which is being interfaced to the transmit path overhead input port is suppose to monitor the following output pins; ? txpohframe_n ? txpohenable_n ? txpohclk_n the txpohframe_n output pin will toggle "high" upon the rising edge of txpohclk_n approximately one txpohclk_n period prior to the txpoh port being ready to accept and process the first bit within j1 byte (e.g., the first poh byte). the txpohframe_n output pin will remain "high" for eight consecutive txpohclk_n periods . the external circuitry should use this pin to note sts-1 spe frame boundaries. the txpohenable_n output pin will toggle "high" upon the rising edge of txpohclk_n approximately on e txpohclk_n period prior to the txpoh port being ready to accept and process the first bit within a given poh byte. to externally insert a given poh byte: a. assert the txpohins_n input pin by toggling it "high", and b. place the value of the first bit (within this particular poh byte) on this input pin upon the very next rising edge of txpohclk_n. this data bit will be sampled upon the very next falling edge of txpohclk_n. the external circui try should continue to keep the txpohins_n input pin "high" and advancing the next bits (within the poh bytes) upon each rising edge of txpohclk_n. d9 txpohclk o ttl transmit path overhead input port - clock output pin: this pin is used for the transmit au-4/vc-4 mapper poh processor block when tug-3 mapping is used. this output pin, along with txpoh, txpohenable, txpohins and txpohframe function as the transmit path overhead (txpoh) input port. the txpohframe and txpohenable output pins are updated upon the falling edge this clock output signal. the txpohins input pins and the data residing on the txpoh input pins are sampled upon the next falling edge of this clock signal. b5 txpohframe o ttl transmit path overhead input port - frame output pin: this pin is used for the transmit au-4/vc-4 mapper poh processor block when tug-3 mapping is used. this output pin, along with the txpoh, txpohenable, txpohins and txpohclk function as the transmit path overhead input port.if the user is only inserting poh data via these input pins: n ote : in this mode, the txpoh port wil l pulse these output pins "high" whenever it is ready to accept and process the j1 byte (e.g., the very first poh byte) via this port. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 26 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 c8 txpohins i ttl transmit path overhead input port - insert enable input pin: this pin is used for the transmit au-4/vc-4 mapper poh processor block when tug-3 mapping is used. these input pins, along with txpoh, txpohenable, txpohframe and txpohclk function as the transmit path overhead (txpoh) input port.these input pins are used to enable or disable the txpoh input port. if these input pins are pulled "high", then the txpoh port will sample and latch data via the corresponding txpoh input pins, upon the falling edge of txpohclk. n ote : conversely, if these input pins are pulled "low", then the txpoh port will not sample and latch data via the corresponding txpoh input pins. b6 txpohenable o ttl transmit path overhead input po rt - poh indica tor output pin: this pin is used for the transmit au-4/vc-4 mapper poh processor block when tug-3 mapping is used. th[s output pins, along with txpoh, txpohins, txpohframe and txpohclk function as the transmit path overhead (txpoh) input port. these output pins will pulse "high" anytime the txpoh port is ready to accept and process poh bytes. these output pins will be "low" at all other times. e10 b8 d11 txpoh_0 txpoh_1 txpoh_2 i ttl transmit path overhead input port - input pin. these input pins are used to insert the poh data into each of the 3 transmit sonet poh processor blocks (for insertion and transmission via the outbound sts-3 signal.if the user is only inserting poh data via these input pins: in this mode, the external circuitry (which is being interfaced to the transmit path overhead input port is suppose to monitor the following output pins; txpohframe_n txpohenable_n txpohclk_n the txpohframe_n output pin will toggle "high" upon the rising edge of txpohclk_n approximately one txpohclk_n period prior to the txpoh port being ready to accept and process the first bit within j1 byte (e.g., the first poh byte). the txpohframe_n output pin will remain "high" for eight consecutive txpohclk_n periods . the external circuitry should use this pin to note sts-1 spe frame boundaries. the txpohenable_n output pin will toggle "high" upon the rising edge of txpohclk_n approximately on e txpohclk_n period prior to the txpoh port being ready to accept and process the first bit within a given poh byte. to externally insert a given poh byte: a. assert the txpohins_n input pin by toggling it "high", and b. place the value of the first bit (within this particular poh byte) on this input pin upon the very next rising edge of txpohclk_n. this data bit will be sampled upon the very next falling edge of txpohclk_n. the external circui try should continue to keep the txpohins_n input pin "high" and advancing the next bits (within the poh bytes) upon each rising edge of txpohclk_n. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 27 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic a5 a6 a7 txpohclk_0 txpohclk_1 txpohclk_2 o cmos transmit path overhead input port - clock output pin: these output pins, along with txpoh_n, txpohenable_n, txpohins_n and txpohframe function as the transmit path overhead (txpoh) input port. the txpohframe and txpohenable output pins are updated upon the falling edge this clock output signal. the txpohins_n input pins and the data residing on the txpoh_n input pins are sampled upon the next fall - ing edge of this clock signal. c9 c10 a8 txpohframe_0 txpohframe_1 txpohframe_2 o cmos transmit path overhead input port - frame output pin: these output pins, along with the txpoh_n, txpohenable_n, txpohins_n and txpohclk_n function as the transmit path overhead input port.the function of these output pins depends upon whether or not the user inserting poh or toh data via the txpoh_n input pins.if the user is only inserting poh data via these input pins:the txpoh port will pulse these output pins "high" whenever it is ready to accept and process the j1 byte (e.g., the very first poh byte) via this port. n otes : 1. the externally circuitry can determine whether or not the txpoh port is expecting the a1 byte or the j1 byte, by checking the state of the corresponding txpohenable output pin. if the txpohenable_n out put pin is "low" while the txpohframe_n output pin is "high", then the txpoh port is ready to process the a1 (toh) bytes. 2. if the txpohenable_n output pin is "high" while the txpohframe_n output pin is "high", then the txpoh port is ready to process the j1 (poh) bytes. d10 e11 c11 txpohins_0 txpohins_1 txpohins_2 i ttl transmit path overhead input port - insert enable input pin: these input pins, along with txpoh_n, txpohenable_n, txpohframe_n and txpohclk_n function as the transmit path over - head (txpoh) input port. these input pins are used to enable or disable the txpoh input port. if these input pins are pulled "high", then the txpoh port will sample and latch data via the corresponding txpoh input pins, upon the falling edge of txpohclk_n. conversely, if these input pins are pulled "low", then the txpoh port will not sample and latch data via the corresponding txpoh input pins.note: n ote : if the txpohins_n input pin is pulled "low", this setting will be overridden if the user has conf igured the transmit sonet/sts- 1 poh processor or transmit sts-1 toh processor blocks to accept certain poh or toh overhead bytes via the external port. b7 b9 b10 txpohenable_0 txpohenable_1 txpohenable_2 o cmos transmit path overhead input po rt - poh indica tor output pin: these output pins, along with txpoh_n, txpohins_n, txpohframe_n and txpohclk_n function as the transmit path overhead (txpoh) input port. these output pins will pulse "high" anytime the txpoh port is ready to accept and process poh bytes. these output pins will be "low" at all other times. transmit line/ system side interface pins pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 28 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 c12 b20 af17 txds3clk_0 txe3clk_0 txds3clk_1 txe3clk_1 txds3clk_2 txe3clk_2 i ttl transmit ds3/e3 reference clock input - channel_n (not used for mapper applications):n=[0:2] the manner in which the user should handle this input pin depends upon whether channe_n has been configured to operate in the mapper mode or in the atm uni/ppp mode. if channel_n is configured to operate in the mapper mode: if channel_n has been configured to operate in the mapper mode, then this input pin supports no function, and should, therefore, be connected to gnd. if channel_n is configured to operate in the atm uni/ppp/clear channel mode: if channel_n (within the xrt94l31) has been configured to operate in the atm uni/ppp mode, then this i nput pin will function as the timing reference clock signal for the transm it sts-1/ds3/e3 framer block cir - cuitry, provided that channel_n has been configured to operate in the local timing mode. if channel_h has been configured to operate in the ds3 mode, then the user is expected to apply a 44.736mhz clock signal to this input pin. likewise, if channel_n has been configured to operate in the e3 mode, then the user is expected to apply a 34.368mhz clock signal to this input pin. n ote : for more information on using the xrt94l31 for atm uni/ppp applications, the user should consult the xrt94l31 1-channel sts-3c/3-channel ds3/e3/sts -1 atm uni/ppp data sheet. b11 a22 ad16 txohclk_0 txohclk_1 txohclk_2 o cmos transmit overhead clock output: this output pin functions as the transmit overhead clock output for the transmit system side interface when the xrt94l31 is configured to operate in sts-1/ds3/e3 mode, however, it functions as the transmit sts-1 overhead clock output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: this output pin functions as the transmit overhead data input interface clock signal. if the user enables the transmit overhead data input inter - face block by asserting the txohins input pin, then the transmit over - head data input interface block will sample and latch the data (residing on the txoh_n input pin) upon the falling edge of this signal. when configured to operate in sts-1 mode: these output pins, along with txoh_n, txohenable_n, txohins_n and txohframe function as the transmit path overhead (txoh) input port. the txohframe and txohenable output pins are updated upon the falling edge this clock output signal. the txohins_n input pins and the data residing on the txoh_n input pins are sampled upon the falling edge of this clock signal. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 29 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic d12 c18 ac16 txohenable_0 txohenable_1 txohenable_2 o cmos transmit overhead enable output indicator this output pin functions as the transmit overhead enable output indi - cator for the transmit system side interface when the xrt94l31 is con - figured to operate in sts-1/ds3/e3 mode, however, it functions as the transmit sts-1 overhead enable output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: the channel will assert this output pin, for one txinclk period, just prior to the instant that the transmit overhead data input interface will be sampling and processing an overhead bit. if the local terminal equipment intends to insert its own value for an over - head bit, into the outbound ds3 or e3 data stream, then it is expected to sample the state of this signal, upon the falling edge of txinclk. upon sampling the txohenable_n signal "high", the local terminal equipment should (1) place the desired value of the overhead bit, onto the txoh_n input pin and (2) assert the txohins_n input pin. the transmit over - head data input interface block will sample and latch the data on the txoh_n signal, upon the rising edge of the very next txinclk_n input signal. when configured to operate in sts-1 mode: these output pins, along with txoh_n, txohins_n, txohframe_n and txohclk_n function as the transmit path overhead (txoh) input port. these output pins will pulse "high" anytime the txoh port is ready to accept and process poh bytes. these output pins will be "low" at all other times. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 30 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 e12 e17 ab16 txoh_0 txoh_1 txoh_2 i ttl transmit overhead data input: this input pin functions as the transmit overhead data output indicator for the transmit system side interface when the xrt94l31 is configured to operate in sts-1/ds3/e3 mode, however, it functions as the transmit sts-1 overhead enable output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: the transmit overhead data input interface accepts overhead via these input pins, and insert this data into the overhead bit positions within the outbound ds3 or e3 frames. if the txohins_n input pin is pulled "high", then the transmit overhead data input interface will sample the over - head data, via this input pin, upon the falling edge of the txohclk_n out - put signal. conversely, if the txohins_n input pin is not pulled "high", then the transmit overhead data input interface block will be inactive and will not accept any overhead data via the txoh_n input pin. when configured to operate in sts-1 mode: these input pins are used to do the following. a. to insert the poh data into each of the 3 transmit sts-1 poh processor blocks (for insertion and transmission via each of the outbound sts-1 signals).2. b. to insert the toh data into each of the 3 transmit sts-1 toh processor blocks (for insertion and transmission via each of the outbound sts-1 signals). the function of these input pins, depend upon whether or not the user has opted to insert the toh data into the 3 transmit sts-1 toh proces - sor blocks. if the user is only inserting poh data via these input pins: in this mode, the external circuitry (which is being interfaced to the transmit path overhead input port is suppose to monitor the following output pins. ? txohframe_n ? txohenable_n ? txohclk_n the txohframe_n output pin will toggle "high" upon the falling edge of txohclk_n approximately one txohcl k_n period prior to the txoh port being ready to accept and process the first bit within j1 byte (e.g., the first poh byte). the txohframe_n output pin will remain "high" for eight consecutive txohclk_n periods. the external circuitry should use this pin to note sts-1 spe frame boundaries. the txohenable_n output pin will toggle "high" upon the falling edge of txohclk_n approximately one txohcl k_n period prior to the txoh port being ready to accept and process the first bit within a given poh byte. if the user wishes to externally insert a given poh byte; a. assert the txohins_n input pin by toggling it "high", and b. place the value of the first bit (within this particular poh byte) on this input pin upon the very next falling edge of txohclk_n. this data bit will be sampled upon the very next falling edge of txohclk_n. the external circuitry should continue to keep the txohins_n input pin "high" and advancing the next bits (within the poh bytes) upon each rising edge of txohclk_n. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 31 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic e12 e17 ab16 txoh_0 txoh_1 txoh_2 i ttl continued if the user is inserting both poh and toh data via these input pins: in this mode, the external circuitry (which is being interfaced to the transmit path overhead input port is suppose to monitor the following output pins. ? txohframe_n ? txohenable_n ? txohclk_n the txohframe_n output pin will t oggle "high" twice during a given sts-1 frame period. first, this output pin will toggle "high" coincident with the txoh port being ready to accept and process the a1 byte (e.g., the very first toh byte). second, th is output pin will toggle "high" coinci - dent with the txoh port being ready to accept and process the j1 byte (e.g., the very first poh byte). if the externally circuitry samples the txohframe_n output pin "high", and the txohenable_n output pin "low", then the txoh port is now ready to accept and process the very first toh byte. if the externally circuitry samples the txohframe_n output pin "high" and the txohenable_n output pin "high", then the txoh port is now ready to accept and process the very first poh byte. to externally insert a given poh or toh byte; a. assert the txohins_n input pin by toggling it "high", and b. place the value of the first bit (within this particular poh or toh byte) on this input upon the very next falling edge of txohclk_n this data bit will be sampled upon the very next falling edge of txohclk_n. the external circui try should continue to keep the txohins_n input pin "high" and advancing the next bits (within the poh bytes) upon each rising edge of txohclk_n. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 32 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 f12 b19 ag19 txohins_0 txohins_1 txohins_2 i ttl transmit overhead data insert input: this input pin functions as the transmit overhead data insert input indi - cator for the transmit system side interface when the xrt94l31 is con - figured to operate in sts-1/ds3/e3 mode, however, it functions as the transmit sts-1 overhead enable output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: this input pin is used to either enable or disable the transmit overhead data input interface block within the ds3/e3 frame generator block. if the transmit overhead data input interface block is enabled, then the ds3/e3 frame generator block will accept overhead data (from the local terminal equipment) via the txoh_n input pin; and insert this data into the overhead bit positions within the outbound ds3 or e3 data stream. conversely, if the transmit overhead data input interface block is dis - abled, then the ds3/e3 frame generator block it will not accept over - head data from the local terminal equipment.pulling this input pin "high" enables the transmit overhead data input interface block. pulling this input pin "low" disables the transmit overhead data input interface block. when configured to operate in sts-1 mode: these input pins, along with txoh_n, txohenable_n, txohframe_n and txohclk_n function as the tran smit overhead (txoh) input port. these input pins are used to enable or disable the txoh input port. if these input pins are pulled "high", then the txoh port will sample and latch data via the corresponding txoh input pins, upon the falling edge of txohclk_n. conversely, if these input pins are pulled "low", then the txoh port will not sample and latch data via the corresponding txoh input pins n ote : if the txohins_n input pin is pulled "low", this setting will be overridden if the user has conf igured the transmit sonet/sts- 1 poh processor or transmit sts-1 toh processor blocks to accept certain poh or toh overhead bytes via the external port. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 33 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic a9 d17 af18 txohframe_0 txohframe_1 txohframe_2 o cmos transmit overhead framing pulse: this input pin functions as the transmit overhead framing pulse for the transmit system side interface when the xrt94l31 is configured to operate in ds3/e3 mode, however, it functions as the transmit sts-1 overhead enable output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: this output pin pulses "high" (for one txohclk_n period) coincident with the instant that the ds3/e3 frame generator block will be accepting the very first overhead bit within an outbound ds3 or e3 frame (via transmit overhead data input interface). when configured to operate in sts-1 mode: these output pins, along with the txoh_n, txohenable_n, txohins_n and txohclk_n function as the transmit overhead input port.the func - tion of these output pins depends upon whether or not the user inserting poh or toh data via the txoh_n input pins. if the user is only inserting poh data via these input pins: in this mode, the txoh port will pulse these output pins "high" whenever it is ready to accept and process the j1 byte (e.g., the very first poh byte) via this port. if the user is inserting both poh and toh data via these input pins: in this mode, the txoh port will pulse these output pins "high" coinci - dent with the following. whenever the txoh port is ready to accept and process the a1 byte (e.g., the very first toh byte) via this port. whenever the txoh port is ready to accept and process the j1 byte (e.g., the very first poh byte) via this port. n otes : 1. the externally circuitry can determine whether or not the txoh port is expecting the a1 byte or the j1 byte, by checking the state of the corresponding txohenable output pin. if the txohenable_n output pin is "low" while the txohframe_n output pin is "high", then the txoh port is ready to process the a1 (toh) bytes. 2. if the txohenable_n output pin is "high" while the txohframe_n output pin is "high", then the txoh port is ready to process the j1 (poh) bytes. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 34 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 af19 ag21 ae17 stuffcntl_0/ txhdlc_clk_0 stuffcntl_1/ txhdlc_clk_1 stuffcntl_2/ txhdlc_clk_2 i/o ttl/ cmos stuffcntl_n/txhdlc_clk_n: the function of this input pin depends upon (1) whether or not the xrt94l31 has been configured to operate in the atm uni/plcp mode and (2) whether a given ds3/e3 framer block/channel has been config - ured to operate in the high-speed hdlc controller mode, as described below. stuffcnt_n:transmit plcp processor block nibble-stuff control input pin - atm uni mode only: this pin only functions in this particular role if the xrt94l31 has been configured to operate in the atm uni mode. txhdlc_clk[2:0]:trans mit hdlc controller block clock output signal - high-speed hdlc controller mode only: this output signal functions as the demand clock for the transmit hdlc controller, associated with the ds3/e3 framer blocks. whenever the user pulls the snd_msg input pin "high" then the transmit hdlc con - troller block begins to sample and latch the contents of the txhdl - cdat[7:0] input pins upon the falling edge of this clock signal. the user is advised to configure their terminal equipment circuitry to output (or place) data onto the txhdlcdat[7:0] bus upon the rising edge of this clock signal. since the transmit hdlc controller block is sampling and latching 8-bits of data at a given time, it may be assumed that the frequency of the txhdlc_clk_n output signal is either 34.368mhz/8 or 44.736mhz/8. in general, this presumption is true. however, because the transmit hdlc controller block is also performing zero-stuffing of the user data that it accepts from the terminal equipment, the frequency of this signal may be slower. n ote : if the ds3/e3 framer block has not been configured to operate in the high-speed hdlc controller mode, tie this pin to gnd. ac17 ad17 ag20 eightkhzsync_0/ rxhdlc_clk_0 eightkhzsync_1/ rxhdlc_clk_1 eightkhzsync_2/ rxhdlc_clk_2 i/o ttl/ cmos eightkhzsync_n/rxhdlc_clk_n: the function of this input pin depends upon (1) whether or not the xrt94l31 has been configured to operate in the atm uni/plcp mode and (2) whether a given ds3/e3 framer block/channel has been config - ured to operate in the high-speed hdlc controller mode, as described below. eightkhzsync_n: transmit plcp processor block 8khz framing alignment input - atm uni mode only: this pin only functions in this particular role if the xrt94l31 has been configured to operate in the atm uni mode. rxhdlc_clk_n: receive high-spe ed hdlc controller output interface block - clock output signal - high-speed hdlc controller over ds3/sts-3 mode only: the receive high-speed hdlc controller output interface block out - puts data via the rxhdlcdat_n[7:0] output pins upon the rising edge of this clock signal. the user is advised to configure the terminal equip - ment to sample the contents of the rxhdlcdat_n[7:0] output pins upon the falling edge of this clock signal. n ote : if the ds3/e3 framer block has not been configured to operate in the high-speed hdlc controller mode, tie this pin to gnd. d27 txperr i ttl for mapper applications, please connect this pin to gnd. g25 txpeop i ttl for mapper applications, please connect this pin to gnd. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 35 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic f25 txmod_0 i ttl for mapper applications, please connect this pin to gnd. j24 txuprty/txpprty i ttl for mapper applications, please connect this pin to gnd. h27 g27 l24 j26 l23 k25 f27 h26 g26 k24 j25 e27 k23 f26 h25 e26 txudata_0/ txpdata_0 txudata_1/ txpdata_1 txudata_2/ txpdata_2 txudata_3/ txpdata_3 txudata_4/ txpdata_4 txudata_5/ txpdata_5 txudata_6/ txpdata_6 txudata_7/ txpdata_7 txudata_8/ txpdata_8 txudata_9/ txpdata_9 txudata_10/ txpdata_10 txudata_11/ txpdata_11 txudata_12/ txpdata_12 txudata_13/ txpdata_13 txudata_14/ txpdata_14 txudata_15/ txpdata_15 i ttl for mapper applications, please connect this pin to gnd. m24 m23j 27k2 6l25 txuaddr_0txuadd r_1txuaddr_2txu addr_3txuaddr_4 i ttl for mapper applications, please connect this pin to gnd. l26 txuclav/txppa o cmos for mapper applications, please leave this pin open. m25 txusoc/txpsop/ txpsoc i ttl for mapper applications, please connect this pin to gnd. k27 txtsx /txpsof i ttl for mapper applications, please connect this pin to gnd. m26 txuenb_l/ txpenb_l i ttl for mapper applications, please connect this pin to vdd. l27 txuclko/txpclko o cmos for mapper applications, please leave this pin open. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 36 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 m27 txuclk/txpclk i ttl for mapper applications, please connect this pin to gnd. sts-1 telecom bus interface - transmit direction c14 e19 ac14 sts1txa_ck_0 txsendfcs_0 txgfcclk_0 sts1txa_ck_1 txsendfcs_1 txgfcclk_1 sts1txa_ck_2 txsendfcs_2 txgfcclk_2 i i o ttl ttl cmos sts-1 transmit telecom bus clock input pin/transmit high-speed hdlc controller input interface block - send fcs command input pin - channel n (n=0,1,2): the function of this input pin depends upon whether or not the sts-1 telecom bus interface for channel n has been enabled. if sts-1 telecom bus (channel n) has been enabled - sts1txa_clk_[0:3] - transmit sts-1 telecom bus interface block transmit clock input - channel n: this input clock signal functions as the clock source for the transmit sts-1 telecom bus, associated with channel n. all input signals (e.g., sts1txa_alarm_n, sts1txa_ d_n[7:0], sts1txa_dp_n, sts1txa_pl_n, sts1txa_c1j1_n) are sampled upon the falling edge of this input clock signal.this clock signal should operate at 19.44mhz. (for sts-3 mode) or 6.48mhz (for sts-1 mode). if sts-1 telecom bus (channel n) has not been enabled: if sts-1 telecom bus (channel n) has not been enabled, then this par - ticular pin can be configured to function in either of the following roles. txsendfcs_n (transmit high-spe ed hdlc controller input inter - face block send fcs command input - channel n - high-speed hdlc controller mode only) the user's terminal equipment is expected to control both this input pin and the txsendmsg_0 input pin during the construction and transmis - sion of each outbound hdlc frame. this input pin is used to command the transmit hdlc controller block to compute and insert the computed fcs value into the back-end of the outbound hdlc frame as a trailer. if the user has configured the transmit hdlc controller to compute and insert a crc-16 value into the outbound hdlc frame, then the terminal equipment is expected to pull this input pin "high" for two periods of txhdlcclk_n. likewise, if the user has configured the transmit hdlc controller to compute and insert a crc-32 value into the outbound hdlc frame, then the terminal equipment is expected to pull this input pin "high" for four periods of txhdlcclk_n. txgfcclk_n (transmit gfc nibble-field input port clock signal input) - atm applications only. this pin only functions in this particular role if the xrt94l31 has been configured to operate in the atm uni mode. n ote : the user should tie this pin to gn d if the ds3/e3 framer block has not been configured to operate in the high-speed hdlc controller mode. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 37 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic e14 c22 ad14 sts1txa_pl_0 txsendmsg_0 sts1txa_pl_n txsendmsg_n sts1txa_pl_n txsendmsg_n i ttl sts-1 transmit telecom bus - payload indicator signal input/ transmit high-speed hdlc controller input interface block - send message command input pin - channel n (n=0, 1, 2): the function of this input depends upon whether or not the sts-1 tele - com bus interface for channel n has been enabled. if sts-1 telecom bus (channel n) has been enabled - sts1txa_pl_n - transmit sts-1 telecom bus interface - payload indicator input signal - channel n: this input pin indicates whether or not transport overhead (toh) bytes are being input via the txa_d_n[7:0] input pins. this input pin should be pulled "low" for the duration that the transmit sts-1 telecom bus interface is accepting a toh byte, via the txa_d_n[7:0] input pins. conversely, this input pin should be pulled "high" at all other times. n ote : this input signal is sampled upon the falling edge of sts1txa_ck_n. if sts-1 telecom bus (channel n) has not been enabled: if sts-1 telecom bus (channel n) has not been enabled, then this par - ticular pin can either be configured to function as the txsendmsg_n input pin (if the ds3/e3 framer block within channel n has been config - ured to operate in the high-speed hdlc controller mode), or the user should simply tie this input pin to gnd. the details of this pin's role as the txsendmsg_n input pin is described below. if sts-1 telecom bus (channel n) is disabled: txsendmsg_n (:transmit high-speed hdlc contro ller input interface block - send message command input - channel n - high-speed hdlc controller mode only) this input pin is used to command the transmit high-speed hdlc con - troller input interface block (associated with channel n) to begin sam - pling and latching the data which is being applied to the txhdlcdat_n[7:0] input pins. if the user pulls this input pin "high", then the transmit high-speed hdlc controller block samples and latches the data which is applied to the txhdlcdat_n[7:0] input pins upon the rising edge of txhdlcclk_n. each byte of this sampled data will ultimately be encapsulated into an outbound hdlc frame and will be mapped into the payload bits within the outbound ds3/e3 frames via the ds3/e3 framer block. if the user pulls this input pin "low" then the transmit high-speed hdlc controller block will not sample and latch the contents on the txhdlcdat_n[7:0] input pins, and the transmit high-speed hdlc con - troller block will simply generate a continuous stream of flag sequence octets (0x7e). n ote : if the ds3/e3 framer block has not been configured to operate in the high-speed hdlc controller mode, tie this pin to gnd. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 38 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 d14 a24 af14 sts1txa_c1j1_0rx ds3lineclk_0 sts1txa_c1j1_nrx ds3lineclk_n sts1txa_c1j1_nrx ds3lineclk_n i ttl sts-1 transmit telecom bus c1/j1 byte phase indicator input sig - nal/receive ds3/e3/sts-1 clock input from liu (channel n) (n=0, 1, 2): the function of this pin depends upon whether or not the sts-1 telecom bus interface for channel n has been enabled. if sts-1 telecom bus (channel n) has been enabled - transmit sts- 1 telecom bus interface - c1/j1 byte phase indicator input signal (channel n): this input pin should be pulsed "high" during both of the following condi - tions. coincident to whenever the c1/j0 byte (within the incoming sts-1/sts- 3/stm-1 signal) is being input to the transmit sts-1 telecom bus inter - face - data bus input pins (txa_d_n[7:0]). coincident to whenever the j1 byte(s) (within the incoming sts-1/sts- 3/stm-1 signal) is being input to the transmit sts-1 telecom bus inter - face - data bus input pins (txa_d_n[7:0]). this input pin should be held "low" at all other times. if sts-1 telecom bus (channel n) has not been enabled - rxds3lineclk_n (receive ds3/e3/sts-1 clock input from liu) the ds3/e3 framer block and/or the receive sts-1 toh processor block (associated with channel n) use this input pin to sample and latch the data that is present on the rxds3pos_n and rxds3neg_n (for dual-rail operation only) inputs. this input clock signal also functions as the timing source for the ingress direction signal and circuitry within the ds3/e3 framer block of channel n. the user is expected to connect this input to the recovered clock out - put of an off-chip ds3/e3/sts-1 liu ic. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 39 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic b14 c21 ag15 sts1txa_dp_n rxds3pos_n sts1txa_dp_n rxds3pos_n sts1txa_dp_n rxds3pos_n i ttl sts-1 transmit telecom bus - parity input pin/receive ds3/e3/ sts-1 positive-polarity data input from liu - channel n: the function of this pin depends upon whether or not the sts-1 telecom bus interface for channel n has been enabled. if sts-1 telecom bus (channel n) has been enabled - sts1txa_dp_n - transmit sts-1 telecom bus interface # n - parity input pin: this input pin can be configured to function as one of the following. to refect either the even or odd pa rity value of the bits (within the incoming sts-1/sts-3/stm-1 data-stream) which are currently being input via the sts1txa_d_n[7:0] input pins. to reflect either the even or odd parity value of the bits (within the incoming sts-1/sts-3/stm-1 data-stream) which are being input via the sts1txa_d_n[7:0] input, and the states of the sts1txa_pl_n and sts1txa_c1j1_n input pins. n ote : the user can make any one of these configuration selections by writing the appropriate value into the interface control register - byte 0 register (address location = 0x013b). if sts-1 telecom bus (channel n) has not been enabled - rxds3pos_n (receive ds3/e3/sts-1 positive-polarity data input from liu) the ds3/e3 framer block and the receive sts-1 toh processor block (associated with channel n) will sample the data being applied to this input pin upon the user-selected edge of the rxds3lineclk_n input signal. if the user has configured channel n to operate in the sts-1 mode, or in the single-rail mode (if also configured to operate in the ds3/e3 mode), then all recovered ds3, e3 or sts-1 data (from the ds3/e3/sts-1 liu ic) should be applied to this input pin. if the user has configured channel n to operate in both the ds3/e3 and the dual-rail mode, then only the positive-polarity portion of the recov - ered ds3/e3 data output (from the ds3/e3 liu ic) should be applied to this input pin. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 40 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 a13 d19 af15 sts1txa_alarm_n rxds3neg_n rxlcv_n sts1txa_alarm_n rxds3neg_n rxlcv_n sts1txa_alarm_n rxds3neg_n rxlcv_n i ttl transmit sts-1 telecom bus - alarm indicator input - channel n/ receive ds3/e3 negative-polarity data input from liu - channel n/ receive ds3/e3 line code violation input from liu - channel n: the function of this pin depends upon whether or not the sts-1 telecom bus interface for channel n has been enabled. if sts-1 telecom bus interface (associated with channel n) has been enabled - transmit sts-1 telecom bus interface - alarm indi - cator input - sts1txa_alarm_n: this input pin should be pulsed "high" for one sts1txa_clk_n period coincident to whenever the transmit sts-1 telecom bus interface (associated with channel n) is accepting a byte from an incoming sts-1/ sts-3/stm-1 signal (via the sts1txa_d_n[7:0] input pins) that is carry - ing the ais-p indicator.this input pin should be held at a logic "low" at all other times. n ote : if the sts1txa_alarm_n input signal pulses "high" for any given sts-1 signal (within the incoming sts-1), then the xrt94l31 will automatically decl are the ais-p defect condition for that particular sts-1 channel. if sts-1 telecom bus (channel n) has not been enabled: if the sts-1 telecom bus (channel n) has not been enabled, then the role that this particular input pin plays depends upon whether channel n is operating in the sts-1 mode, the ds3/e3 single-rail mode or in the ds3/e3 dual-rail mode, as described below. if channel n is operating in the sts-1 mode - no function: if channel n is operating in the sts-1 mode, then the user should tie this pin to gnd. if channel n is operating in the ds3/e3 single-rail mode - receive lcv input from liu if channel n is operating in both the ds3/e3 and single-rail modes, then this input pin will function as the lcv (line code violation) input signal. in this mode, the user is expected to connect the lcv output pin from the liu ic to this input pin. the ds3/e3 framer block will sample this input pin upon the user-configured edge of the rxds3lineclk_n clock signal, and the primary frame synchronizer block (corresponding with channel n) will increment the pmon lcv or exz event count reg - isters based upon the data sampled at this input pin. if channel n is operating in the ds3/e3 dual-rail mode - receive ds3/e3 negative-polarity data input from liu if the user has configured channel n to operate in both the ds3/e3 and the dual-rail mode, then only the negative-polarity portion of the receive ds3/e3 data output (from the ds3/e3 liu ic) should be applied to this input pin. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 41 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic b13 sts1txa_0_d0 txhdlcdat_0_0 txgfcmsb_0 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 0 - data bus input pin number 0/transmit high-speed hdlc controller input interface block - channel 0 - input data bus - pin 0: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel n is enabled. if sts-1 telecom bus (channel n) has been enabled -transmit sts- 1 telecom bus interface - input data bus pin number 0 - sts1txa_0_d0: this input pin along with sts1txa_d_0[7:1] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 0. this particular input pin functions as the lsb (least significant bit) input pin on the transmit (add) sts-1 telecom bus interface - input data bus. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_0. the lsb of any byte (within the incoming sts-1/sts-3 or stm-1 sig - nal), which is being input into the transmit sts-1 telecom bus - input data bus (for channel 0) should be input via this pin. if the sts-1 telecom bus interface (associated with channel 0) has been disabled: this input pin can function in either of the following roles, depending upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface block - channel 0 - data bus input pin # 0 - txhdlcdat_0_0: if the xrt94l31 is configured to operate in the high-speed hdlc controller over ds3/sts-3 mode, then this input pin will function as bit 0 (the lsb) within the tran smit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdata_0[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_0). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdata_0[7:0] input pins) upon the rising edge of the txhdlcclk_0 clock output signal. if the xrt94l31 has been configured to operate in the atm uni mode - txgfcmsb_0 (transmit gfc msb indicator - channel 0) - txgfc_0 (transmit gf c data - channel 0) - txcelltxed_0 (cell transmitted - channel 0) this input pin will only function in this role if the xrt94l31 has been configured to operate in the atm uni mode. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 42 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 c13 sts1txa_0_d1 txhdlcdat_0_1 txgfc_0 i ttl transmit sts-1 telecom bus interface - channel 0 - data bus input pin number 1/transmit high-speed hdlc controller input interface block - channel 0 - input data bus - pin 1: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 1 - sts1txa_0_d1: this input pin along with sts1txa_0_d[7:2] and sts1txa_0_d0 func - tion as the transmit (add) sts-1 telecom bus interface - input data bus for channel 0. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_0. if the sts-1 telecom bus interface (associated with channel 0) has been disabled: this input pin can function in either of the following roles, depending upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 0 - data bus input pin # 1 - txhdlcdat_0_1: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 1 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_0[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_0). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_0[7:0] input pins) upon the rising edge of the txhdlcclk_0 clock output signal. if the xrt94l31 has been configured to operate in the atm uni mode - txgfc_0 (transmi t gfc data - channel 0) this input pin will only function in this role if the xrt94l31 has been configured to operate in the atm uni mode. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 43 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic d13 sts1txa_0_d2 txhdlcdat_0_2 txcelltxed_0 i ttl/ cmos transmit sts-1 telecom bus interface - channel 0 - data bus input pin number 2/transmit high-speed hdlc controller input interface block - channel 0 - input data bus - pin 2: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 2 - sts1txa_0_d2: this input pin along with sts1txa_0_d[7:3] and sts1txa_0_d[1:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 0. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_0. if the sts-1 telecom bus interface (associated with channel 0) has been disabled. this input pin can function in either of the following roles, depending upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 0 - data bus input pin # 2 - txhdlcdat_0_2: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 1 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_0[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_0). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_0[7:0] input pins) upon the rising edge of the txhdlcclk_0 clock output signal. if the xrt94l31 has been configured to operate in the atm uni mode - txcelltxed_0 (cell transmitted - channel 0) this input pin will only function in this role if the xrt94l31 has been configured to operate in the atm uni mode. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 44 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 e13 sts1txa_0_d3 txhdlcdat_0_3 ssi_clk i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 0 - data bus input pin number 3/transmit high-speed hdlc controller input interface block - channel 0 - input data bus - pin 3/slow-speed interface - clock input/output signal: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - transmit sts-1 telecom bus interface - input data bus pin number 3 - sts1txa_0_d3: this input pin along with sts1txa_0_d[7:4] and sts1txa_0_d[2:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 0. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_0. if the sts-1 telecom bus interface (associated with channel 0) has been disabled. this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 0 - data bus input pin # 3 - txhdlcdat_0_3: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 3 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_0[7:0] input pins).the transmit high-speed hdlc controller input interface block will provide the sys - tem-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_0). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_0[7:0] input pins) upon the rising edge of the txhdlcclk_0 clock output signal. if the xrt94l31 is configured to operate in the ds3/e3/sts-1 to sts-3/stm-1 mapper mode - slow-speed interf ace for ingress path - clock input/output - ssi_clk: this pin along with the ssi_pos and ssi_neg pins function as the slow-speed interface for the ingress direction signal path input/output port. the slow-speed interface can be configured to function as either an input (add) or output (drop) port, as described below. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 45 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic e13 sts1txa_0_d3 txhdlcdat_0_3 ssi_clk(continued) i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 0 - data bus input pin number 3/transmit high-speed hdlc controller input interface block - input data bus - channel 0 - pin 3/slow-speed interface - clock input/output signal (continued): if the xrt94l31 is configured to operate in the ds3/e3/sts-1 to sts-3/stm-1 mapper mode - slow-speed interface for ingress path - clock input/output - ssi_clk - continued: if configured to operate as an input port if the slow-speed interface is configured to operate as an input port, then this port can be configured to accept a ds3, e3 or sts-1 signal (from external circuitry) and it will add this ds3/e3/sts-1 signal into the selected ingress direction channel within the xrt94l31. in this mode, the ssi_clk will function as a clock input signal that can accept either a 34.368mhz, 44.736mhz or 51.84mhz clock signal (depending upon which type of signal is being added. if configured to operate as an output port: if the slow-speed interface is configured to operate as an output port, then this port can be configured to output (or drop out) the selected ingress direction channel within the xrt94l31.in this mode, the ssi_clk will function as a clock output signal which will be at either the 34.368mhz, 44.736mhz or 51.84mhz clock frequency (depending upon which type of signal is being droped) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 46 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 a12 sts1txa_0_d4 txhdlcdat_0_4 txds3ohind_0 io ttl/ cmos transmit sts-1 telecom bus interface - channel 0 - data bus input pin number 4/transmit high-speed hdlc controller input interface block - channel 0 - input data bus - pin 4/transmit ds3/e3 over - head indicator output - channel 0: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 4 - sts1txa_0_d4: this input pin along with sts1txa_0_d[7:5] and sts1txa_0_d[3:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 0. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_0. if the sts-1 telecom bus interface (associated with channel 0) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 0 - data bus input pin # 4 - txhdlcdata_0_4: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 4 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_0[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_0). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_0[7:0] input pins) upon the rising edge of the txhdlcclk_0 clock output signal. if the xrt94l31 is configured to operate in the clear-channel ds3/ e3 framer over sts-3/stm-1 mapper mode - transmit ds3/e3 over - head indicator output - channel 0 - txds3ohind_0: if the xrt94l31 has been configured to operate in the clear-channel framer over sts-3/stm-1 mapper mode, then this output pin can be configured to functions as the tran smit overhead data indicator for the system-side terminal equipment, or as a gapped-clock output for the transmit payload data input interface. this output pin is pulsed "high" for one ds3 or e3 bit period in order to indicate (to the system-side ter - minal equipment) that the transmit section of the framer is going to be processing an overhead bit, upon the next rising edge of txinclk_0, and will not latch the data that is applied to the txds3data_0 input pin. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 47 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic a12 sts1txa_0_d4 txhdlcdat_0_4 txds3ohind_0(con tinued) i/o ttl/ cmos transmit sts-1 telecom bus - channel 0 - input data bus pin num - ber 4/transmit high-speed hdlc controller input interface block - input data bus - pin 4/transmit ds3/e3 overhead indicator output - channel 0 - continued: if the sts-1 telecom bus interface (associated with channel 0) has been disabled - continued:if the xrt94l31 is configured to operate in the clear-channel ds3/e3 framer over sts-3/stm-1 mapper mode - transmit ds3 overhead indicator - channel 0 - txds3ohind_0 - continued: therefore, whenever the system-side terminal equipment samples the txds3ohind_0 output pin "high", then it must not apply the next pay - load bit to txds3data_0 input pin.this output pin serves as a warning that this particular payload bit is going to be ignored by the transmit sec - tion of the framer, and will not be inserted into payload bits, within the outbound ds3 or e3 data stream. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 48 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 a11 sts1txa_0_d5txh dlcdat_0_5txds3 fp_0 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 0 - input data bus pin number 5/transmit high-speed hdlc controller input interface block - channel 0 - input data bus - pin 5/transmit ds3/e3 frame boundary indicator output - channel 0: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 5 - sts1txa_0_d5: this input pin along with sts1txa_0_d[7:6] and sts1txa_0_d[4:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 0. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_0. if the sts-1 telecom bus interface (associated with channel 0) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface block - channel 0 - data bus input pin # 5 - txhdlcdat_0_5: if the xrt94l31 is configured to operate in the high-speed hdlc controller over ds3/sts-3 mode, then this input pin will function as bit 5 within the transmit high-speed hdlc controller input inter - face block - input data bus (e.g., the txhdlcdat_0[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_0). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_0[7:0] input pins) upon the rising edge of the txhdlcclk_0 clock output signal. if the xrt94l31 is configured to operate in the clear-channel ds3/e3 framer over sts-3/stm-1 mapper mode - transmit ds3/e3 frame boundary indicator output - channel 0 - txds3fp_0: this output pin is pulse "high" for one ds3 or e3 clock period, when the transmit payload data input interface block of channel 0 (within the xrt94l31) is processing the last bit of a given ds3 or e3 frame. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 49 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic b12 sts1txa_0_d6 txhdlcdat_0_6 txds3data_0 txsbdata_6_0 i ttl transmit sts-1 telecom bus interface - channel 0 - data bus input pin number 6/transmit high-speed hdlc controller input interface block - channel 0 - input data bus - pin 6/transmit ds3/e3 serial data input - channel 0: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 6: sts1txa_0_d6: this input pin along with sts1txa_0_d7 and sts1txa_0_d[5:0] func - tion as the transmit (add) sts-1 telecom bus interface - input data bus for channel 0. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_0. if the sts-1 telecom bus interface (associated with channel 0) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode -transmit high-speed hdlc controller input interface block - data bus input pin # 6 - channel 0 - txhdlcdat_0_6: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 6 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_0[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_0). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_0[7:0] input pins) upon the rising edge of the txhdlcclk_0 clock output signal. if the xrt94l31 is configured to operate in the clear-channel ds3/ e3 framer over sts-3/stm-1 mapper mode - transmit payload data input interface -channel 0 - transmit ds3/e3 serial data input - txds3data_0: if the xrt94l31 is configured to operate in the clear-channel framer over sts-3/stm-1 mapper mode, then this input pin functions as the transmit payload data serial input pin for channel 0. in this case, the system-side terminal equipment is expected to apply all outbound data (which is intended to be carried via the ds3 or e3 payload bits) to this input pin. the transmit payload data input interface will sample the data, residing at the txds3data_0 input pin, upon the rising edge of txinclk. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 50 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 a10 sts1txa_d7_0 txhdlcdat_7_0 txaisen_0 txsbdata_7_0 i ttl transmit sts-1 telecom bus interface - channel 0 - input data bus pin number 7/transmit high-speed hdlc controller input interface block - input data bus - pin 7/transmit ds3/e3 ais input pin - channel 0: the function of this pin depends upon whether or not the sts-1 tele - com bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled -transmit sts- 1 telecom bus interface - input data bus pin number 7: sts1txa_0_d7: this input pin along with sts1txa_0_d[6:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 0. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_0. n ote : this input pin functions as the m sb (most significant bit) of the transmit (add) telecom bus, for channel 0. if the sts-1 telecom bus (associated with channel 0) has been dis - abled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - data bus input pin # 7 - channel 0 - txhdlcdat_0_7: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 5 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_0[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_0). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_0[7:0] input pins) upon the rising edge of the txhdlcclk_0 clock output signal. if the xrt94l31 is configured to operate in any other mode that involves the ds3/e3 framer block - transmit ds3/e3 ais enable input - channel 0 - txaisen_0: this input pin is used to command the frame generator block (within channel 0) to generate and transmit the ds3/e3 ais pattern, as described below. ? "low" - configures the frame generator block to not generate and transmit the ds3/e3 ais pattern ? "high" - configures the frame generator block to generate and transmit the ds3/e3 ais pattern n ote : if the user intends to control th e transmission of ds3/e3 ais via software, then this input pin mudt be tied to gnd. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 51 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic b23 sts1txa_1_d0 txhdlcdat_1_0 txgfcmsb_1 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 1 - input data bus pin number 0/transmit high-speed hdlc controller input interface block - channel 1 - input data bus - pin 0: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 0 - sts1txa_1_d0: this input pin along with sts1txa_1_d[7:1] functions as the transmit (add) sts-1 telecom bus interface - input data bus for channel 1. this particular input pin functions as the lsb (least significant bit) input pin on the transmit (add) sts-1 telecom bus interface - input data bus. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_1. the lsb of any byte, which is being input into the sts-1 transmit tele - com bus interface - data bus (for channel 1) should be input via this pin. if the sts-1 telecom bus (associated with channel 1) has been dis - abled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - - transmit high-speed hdlc controller input interface bl ock - data bus input pin # 0 - channel 1 - txhdlcdat_1_0: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 0 (the lsb) within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_1[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_1). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_1[7:0] input pins) upon the rising edge of the txhdlcclk_1 clock output signal. txgfcmsb_1 (transmit gfc ms b indicator - channel 1) this input pin will only function in this role if the xrt94l31 has been configured to operate in the atm uni mode. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 52 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 c20 sts1txa_1_d1 txhdlcdat_1_1 txgfc_1 i ttl transmit sts-1 telecom bus interface - channel 1 - data bus input pin number 1/transmit high-speed hdlc controller input interface block - input data bus - pin 1: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 1 - sts1txa_1_d1: this input pin along with sts1txa_1_d[7:2] and sts1txa_1_d0 func - tion as the transmit (add) sts-1 telecom bus interface - input data bus for channel 1. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_1. if the sts-1 telecom bus interface (associated with channel 1) has been disabled: this input pin can function in either of the following roles, depending upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 1 - data bus input pin # 1 - txhdlcdat_1_1: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 1 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_1[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_1). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_1[7:0] input pins) upon the rising edge of the txhdlcclk_1 clock output signal. if the xrt94l31 has been configured to operate in the atm uni mode - txgfc_1 (transmit gfc data - channel 1) if the xrt94l31 has been configured to operate in the 3-channel ds3/e3/sts-1 to sts- 3/stm-1 mapper mode - no function: the user should tie this input pin to gnd. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 53 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic b22 sts1txa_1_d2 txhdlcdat_1_2 txcelltxed_1 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 1 - data bus input pin number 2/transmit high-speed hdlc controller input interface block - channel 1 - input data bus - pin 2: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 2 - sts1txa_1_d2: this input pin along with sts1txa_1_d[7:3] and sts1txa_1_d[1:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 1. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_1. if the sts-1 telecom bus interface (associated with channel 1) has been disabled. this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface block - transmit high-speed hdlc controller input interface block - channel 1 - data bus input pin # 2 - txhdlcdat_1_2: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 1 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_1[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_1). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_1[7:0] input pins) upon the rising edge of the txhdlcclk_1 clock output signal. if the xrt94l31 has been configured to operate in the atm uni mode - txcelltxed_1 (cell transmitted - channel 1) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 54 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 e18 sts1txa_1_d3 txhdlcdat_1_3 ssi_pos i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 1 - data bus input pin number 3/transmit high-speed hdlc controller input interface block - channel 1 - input data bus - pin 3/slow-speed interface - positive polarity data input/output signal: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled -transmit sts- 1 telecom bus interface - input data bus pin number 3: sts1txa_1_d3: this input pin along with sts1txa_1_d[7:4] and sts1txa_1_d[2:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 1. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_1. if the sts-1 telecom bus interface (associated with channel 1) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 1 - data bus input pin # 3 - txhdlcdat_1_3: in this mode this input pin will function as bit 3 within the transmit high- speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_1[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_1). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_1[7:0] input pins) upon the rising edge of the txhdlcclk_1 clock output signal. if the xrt94l31 is configured to operate in the ds3/e3/sts-1 to sts-3/stm-1 mapper mode - slow speed interface for ingress path - positive-polarity data input/output - ssi_pos: this pin along with the ssi_neg and ssi_clk pins function as the slow-speed interface for the ingress direction signal path input/output port and can be configured to function as either an input (add) or out - put (drop) port. if the ssi port is configured to operate as an input (add) port: then this port can be configured to a ccept a ds3, e3 or sts-1 signal (from external circuitry) and it will add this ds3/e3/sts-1 signal into the selected ingress direction channel within the xrt94l31. in this mode, the ssi_pos will function as the posi tive-polarity portion of the ds3/e3/ sts-1 signal that is being added. in this mode, the ssi port will sample the data (being applied to this pin) upon the rising edge of ssi_clk. if the ssi interface is configured to operate as an output (drop) port: then this port can be configured to output (or drop out) the selected ingress direction channel within the xrt94l31.in this mode the ssi_pos will output the positive polari ty portion of this selected ingress direction signal. this output pin will be updated upon the falling edge of the ssi_clk output pin. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 55 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic a23 sts1txa_1_d4 txhdlcdat_1_4 txds3ohind_1 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 1 - input data bus input pin number 4/transmit high-speed hdlc controller input interface block -channel 1 - input data bus - pin 4/transmit ds3/e3 overhead indicator output - channel 1: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 4: sts1txa_1_d4: this input pin along with sts1txa_1_d[7:5] and sts1txa_1_d[3:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 1. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_1. if the sts-1 telecom bus interface (associated with channel 1) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 1 - data bus input pin # 4 - txhdlcdat_1_4: then this input pin will function as bit 4 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_1[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_1). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_1[7:0] input pins) upon the rising edge of the txhdlcclk_1 clock output signal. if the xrt94l31 is configured to operate in the clear-channel ds3/ e3 framer over sts-3/stm-1 mapper mode - transmit ds3/e3 over - head indicator output - channel 1 - txds3ohind_1: this output pin will pulse "high" one bit-period prior to the time that the ds3/e3 frame generator block (within channel 1) will be processing an overhead bit. the purpose of this outpout pin is to warn the terminal equipment that, during the very next bit-period, the ds3/e3 frame gen - erator block is going to be processing an overhead bit and will be ignor - ing any data that is applied to to the txds3data_1 input pin. n ote : this output pin can be ignored pr oviding that either the primary or secondary frame synchronizer block is always up-stream from the ds3/e3 frame generator block. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 56 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 c19 sts1txa_1_d5 txhdlcdat_1_5 txds3fp_1 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 1 - input data bus pin number 5/transmit high-speed hdlc controller input interface block - channel 1 - input data bus - pin 5/transmit ds3/e3 frame boundary indicator output - channel 1: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled -transmit sts- 1 telecom bus interface - input data bus pin number 5: sts1txa_1_d5: this input pin along with sts1txa_1_d[7:6] and sts1txa_1_d[4:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 1. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_1. if the sts-1 telecom bus interface (associated with channel 1) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 1 - data bus input pin # 5 -txhdlcdat_1_5: if the xrt94l31 is configured to operate in the high-speed hdlc con - troller over ds3/sts-3 mode, then this input pin will function as bit 5 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_1[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_1). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_1[7:0] input pins) upon the rising edge of the txhdlcclk_1 clock output signal. if the xrt94l31 is configured to operate in the clear-channel ds3/ e3 framer over sts-3/stm-1 mapper mode - transmit ds3/e3 frame boundary indicator output - channel 1 - txds3fp_1: this output pin is pulse "high" for one ds3 or e3 clock period, when the transmit payload data input interface block of channel 1 (within the xrt94l31) is processing the last bit of a given ds3 or e3 frame. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 57 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic d18 sts1txa_1_d6 txhdlcdat_1_6 txds3data_1 i ttl transmit sts-1 telecom bus interface - channel 1 - data bus input pin number 6/transmit high-speed hdlc controller input interface block - channel 1 - input data bus - pin 6/transmit ds3/e3 serial data input - channel 1: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 6 - sts1txa_1_d6: this input pin along with sts1txa_1_d7 and sts1txa_1_d[5:0] func - tion as the transmit (add) sts-1 telecom bus interface - input data bus for channel 1. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_1. if the sts-1 telecom bus interface (associated with channel 1) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface block - data bus input pin # 6 - channel 1 - txhdlcdat_1_6: this input pin will function as bit 6 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_1[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_1). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_1[7:0] input pins) upon the rising edge of the txhdlcclk_1 clock output signal. if the xrt94l31 is configured to operate in the the clear-channel ds3/e3 framer over sts-3/stm-1 mapper mode - transmit payload data input interface - channel 1 - transmit ds3/e3 serial data input - txds3data_1: this input pin functions as the transmit payload data serial input pin for channel 1. in this case, the system-side terminal equipment is expected to apply all outbound data (which is intended to be carried via the ds3 or e3 payload bits) to this input pin. the transmit payload data input interface will sample the data, residing at the txds3data_1 input pin, upon the rising edge of txinclk. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 58 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 b21 sts1txa_1_d7txh dlcdat_1_7txaise n_1 i ttl transmit sts-1 telecom bus interface - channel 1 - input data bus pin number 7/transmit high-speed hdlc controller input interface block - channel 2 - input data bus - pin 7/transmit ds3/e3 ais input pin - channel 1: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled -transmit sts- 1 telecom bus interface - input data bus pin number 7: sts1txa_1_d7: this input pin along with sts1txa_1_d[6:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 1. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_1. n ote : this input pin functions as the msb (most significant bit) of the transmit (add) telecom bus, for channel 1. if the sts-1 telecom bus (associated with channel 1) has been dis - abled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - data bus input pin # 7 - channel 1 -txhdlcdat_1_7: this input pin will function as bit 5 within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_1[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_1). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_1[7:0] input pins) upon the rising edge of the txhdlcclk_1 clock output signal. if the xrt94l31 is configured to operate in any other mode that involves the ds3/e3 framer block - transmit ds3/e3 ais enable input - channel 1 - txaisen_1:t his input pin is used to command the frame generator block (within channel 1) to generate and transmit the ds3/e3 ais pattern, as described below. ? "low" - configures the frame generator block to not generate and transmit the ds3/e3 ais pattern ? "high" - configures the frame generator block to generate and transmit the ds3/e3 ais pattern n ote : if the transmission of ds3/e3 ai s is controlled via software, then this input pin must be tied to gnd pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 59 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ae15 sts1txa_2_d0 txhdlcdat_2_0 txgfcmsb_2 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 2 - input data bus pin number 0/transmit high-speed hdlc controller input interface block - channel 2 - input data bus - pin 0: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 0 - sts1txa_2_d0: this input pin along with sts1txa_d_2[7:1] functions as the transmit (add) sts-1 telecom bus interface - input data bus for channel 2. this particular input pin functions as the lsb (least significant bit) input pin on the transmit (add) sts-1 telecom bus interface - input data bus. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_2. the lsb of any byte, which is being input into the sts-1 transmit tele - com bus interface - data bus (for channel 2) should be input via this pin. if the sts-1 telecom bus (associated with channel 2) has been dis - abled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - data bus input pin # 0 - channel 2 - txhdlcdat_2_0: in this mode, this input pin will function as bit 0 (the lsb) within the transmit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_2[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_2). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_2[7:0] input pins) upon the rising edge of the txhdlcclk_2 clock output signal. txgfcmsb_2 (transmit gfc ms b indicator - channel 2) this input pin will only function in this role if the xrt94l31 has been configured to operate in the atm uni mode. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 60 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ad15 sts1txa_2_d1 txhdlcdat_2_1 txgfc_2 i ttl transmit sts-1 telecom bus interface - channel 2 - data bus input pin number 1/transmit high-speed hdlc controller input interface block - input data bus - pin 1: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 1 - sts1txa_2_d1: this input pin along with sts1txa_2_d[7:2] and sts1txa_2_d0 func - tions as the transmit (add) sts-1 telecom bus interface - input data bus for channel 2. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_2. if the sts-1 telecom bus interface (associated with channel 2) has been disabled: this input pin can function in either of the following roles, depending upon which mode the xrt94l31 has been configured to operate in. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 2 - data bus input pin # 2 - txhdlcdat_2_1: in this mode this input pin will function as bit 1 within the transmit high- speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_2[7:0] input pins).the transmit high-speed hdlc control - ler input interface block will provide the system-side terminal equip - ment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_2). the transmit high-speed hdlc control - ler input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_2[7:0] input pins) upon the rising edge of the txhdlcclk_2 clock output signal. if the xrt94l31 has been configured to operate in the atm uni mode - txgfc_2 (transmit gfc data - channel 2) if the xrt94l31 has been configured to operate in the 3-channel ds3/e3/sts-1 to sts- 3/stm-1 mapper mode - no function: tie this input pin to gnd. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 61 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ac15 sts1txa_2_d2 txhdlcdat_2_2 txcelltxed_2 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 2 - data bus input pin number 2/transmit high-speed hdlc controller input interface block - channel 2 - input data bus - pin 2: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 2 - sts1txa_2_d2: this input pin along with sts1txa_2_d[7:3] and sts1txa_2_d[1:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 2. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_2. if the sts-1 telecom bus interface (associated with channel 2) has been disabled. this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface block - transmit high-speed hdlc controller input interface block - channel 2- data bus input pin # 2 txhdlcdat_2_2: in this mode, this input pin will function as bit 1 within the transmit high- speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_2[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_2). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_2[7:0] input pins) upon the rising edge of the txhdlcclk_2 clock output signal. if the xrt94l31 has been configured to operate in the atm uni mode - txcelltxed_2 (cell transmitted - channel 2) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 62 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ag16 sts1txa_2_d3 txhdlcdat_2_3 ssi_neg i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 2 - data bus input pin number 3/transmit high-speed hdlc controller input interface block - channel 2 - input data bus - pin 3/slow-speed interface - negative polarity data input/output signal: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 3 - sts1txa_2_d3: this input pin along with sts1txa_2_d[7:4] and sts1txa_2_d[2:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 2. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_2. if the sts-1 telecom bus interface (associated with channel 1) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 2 - data bus input pin # 3 txhdlcdat_2_3: in this mode, this input pin will function as bit 3 within the transmit high- speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_2[7:0] input pins).the transmit high-speed hdlc control - ler input interface block will provide the system-side terminal equip - ment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_2). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_2[7:0] input pins) upon the rising edge of the txhdlcclk_2 clock output signal. if the xrt94l31 is configured to operate in the ds3/e3/sts-1 to sts-3/stm-1 mapper mode - slow-speed interf ace for ingress path - negative-polarity data input/output - ssi_neg: this pin along with the ssi_pos and ssi_clk pins function as the slow-speed interface for the ingress direction signal path input/output port. which can be configured to function as either an input (add) or output (drop) port. if the ssi port is configured to operate as an input (add) port: in this configuration this port can be configured to accept a ds3, e3 or sts-1 signal (from external circuitry) and it will add this ds3/e3/sts-1 signal into the selected ingress direction channel within the xrt94l31. in this mode, the ssi_neg will function as the negative-polarity portion of the ds3/e3/sts-1 signal that is being added. in this mode, the ssi port will sample the data (being applied to this pin) upon the rising edge of ssi_clk. if the ssi port is configured to operate as an output (drop) port: if the slow-speed interface is configured to operate as an output port, then this port can be configured to output (or drop out) the selected ingress direction channel within the xrt94l31. in this mode, the ssi_neg will output the negative polarity portion of this selected ingress direction signal. this output pin will be updated upon the falling edge of the ssi_clk output pin. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 63 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ag17 sts1txa_2_d4 txhdlcdat_2_4 txds3ohind_2 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 2 - data bus input pin number 4/transmit high-speed hdlc controller input interface block - channel 2 - input data bus - pin 4/transmit ds3/e3 over - head indicator output - channel 2: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 4 - sts1txa_2_d4: this input pin along with sts1txa_2_d[7:5] and sts1txa_2_d[3:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 2. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_2. if the sts-1 telecom bus interface (associated with channel 2) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 2 - data bus input pin # 4 -txhdlcdat_2_4: in this configuration, this input pin will function as bit 4 within the trans - mit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_2[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_2). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_2[7:0] input pins) upon the rising edge of the txhdlcclk_2 clock output signal. if the xrt94l31 is configured to operate in the clear-channel ds3/ e3 framer over sts-3/stm-1 mapper mode - transmit ds3/e3 over - head indicator output - channel 2 - txds3ohind_2: this output pin will pulse "high" one bit-period prior to the time that the ds3/e3 frame generator block (within channel 2) will be processing an overhead bit. the purpose of this outpout pin is to warn the terminal equipment that, during the very next bit-period, the ds3/e3 frame gen - erator block is going to be processing an overhead bit and will be ignor - ing any data that is applied to to the txds3data_2 input pin. n ote : this output pin can be ignored prov ide that either the primary or secondary frame synchronizer block is always up-stream from the ds3/e3 frame generator block. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 64 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 af16 sts1txa_2_d5 txhdlcdat_2_5 txds3fp_2 i/o ttl/ cmos transmit sts-1 telecom bus interface - channel 2 - input data bus pin number 5/transmit high-speed hdlc controller input interface block - channel 2 - input data bus - pin 5/transmit ds3/e3 frame boundary indicator output - channel 2: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - transmit sts-1 telecom bus interface - input data bus pin number 5 - sts1txa_2_d5: this input pin along with sts1txa_2_d[7:6] and sts1txa_2_d[4:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 2. the transmit sts-1 telecom bus interface will sam - ple and latch this pin upon the falling edge of sts1txa_clk_2. if the sts-1 telecom bus interface (associated with channel 1) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - channel 2 - data bus input pin # 5 - txhdlcdat_2_5: in this configuration, this input pin will function as bit 5 within the trans - mit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_2[7:0] input pins). the transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_2). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_2[7:0] input pins) upon the rising edge of the txhdlcclk_2 clock output signal. if the xrt94l31 is configured to operate in the clear-channel ds3/ e3 framer over sts-3/stm-1 mapper mode - transmit ds3/e3 frame boundary indicator output - channel 1 - txds3fp_2: this output pin is pulse "high" for one ds3 or e3 clock period, when the transmit payload data input interface block of channel 2 (within the xrt94l31) is processing the last bit of a given ds3 or e3 frame. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 65 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ag18 sts1txa_2_d6txh dlcdat_2_6txds3 data_2 i ttl transmit sts-1 telecom bus interface - channel 2 - data input bus pin number 6/transmit high-speed hdlc controller input interface block - channel 2 - input data bus - pin 6/transmit ds3/e3 serial data input - channel 2: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 6 - sts1txa_2_d6: this input pin along with sts1txa_2_d7 and sts1txa_2_d[5:0] func - tion as the transmit (add) sts-1 telecom bus interface - input data bus for channel 2. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_2. if the sts-1 telecom bus interface (associated with channel 2) has been disabled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface block - data bus input pin # 6 - channel 2 - txhdlcdat_2_6: in this configuration, this input pin will function as bit 6 within the trans - mit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_2[7:0] input pins).the transmit high-speed hdlc controller input interface block will provide the system-side ter - minal equipment with a byte-wide transmit high-speed hdlc con - trolller clock output signal (txhdlcclk_2). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_2[7:0] input pins) upon the rising edge of the txhdlcclk_2 clock output signal. if the xrt94l31 is configured to operate in the clear-channel ds3/ e3 framer over sts-3/stm-1 mapper mode - transmit payload data input interface - channel 2 - transm it ds3/e3 serial data input - txds3data_2: in this configuration, this input pin functions as the transmit payload data serial input pin for channel 2. in this case, the system-side termi - nal equipment is expected to apply all outbound data (which is intended to be carried via the ds3 or e3 payload bits) to this input pin. the transmit payload data input interface will sample the data, residing at the txds3data_2 input pin, upon the rising edge of txinclk. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 66 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ae16 sts1txa_2_d7 txhdlcdat_2_7 txaisen_2 i ttl transmit sts-1 telecom bus interface - channel 2 - input data bus pin number 7/transmit high-speed hdlc controller input interface block - channel 2 - input data bus - pin 7/transmit ds3/e3 ais input pin - channel 2: the function of this pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - transmit sts- 1 telecom bus interface - input data bus pin number 7 - sts1txa_2_d7: this input pin along with sts1txa_2_d[6:0] function as the transmit (add) sts-1 telecom bus interface - input data bus for channel 2. the transmit sts-1 telecom bus interface will sample and latch this pin upon the falling edge of sts1txa_clk_2. n ote : this input pin functions as the m sb (most significant bit) of the transmit (add) telecom bus, for channel 2. if the sts-1 telecom bus (associated with channel 2) has been dis - abled: this input/output pin can function in either of the following roles, depend - ing upon which mode the xrt94l31 has been configured to operate in, as described below. if the xrt94l31 has been configured to operate in the high-speed hdlc controller over ds3/sts-3 mode - transmit high-speed hdlc controller input interface bl ock - data bus input pin # 7 - channel 2 -txhdlcdat_2_7: in this configuration, this input pin will function as bit 5 within the trans - mit high-speed hdlc controller input interface block - input data bus (e.g., the txhdlcdat_2[7:0] input pins).t he transmit high-speed hdlc controller input interface block will pro - vide the system-side terminal equipment with a byte-wide transmit high-speed hdlc controlller clock output signal (txhdlcclk_2). the transmit high-speed hdlc controller input interface block will sample the data residing on this input pin (along with the rest of the txhdlcdat_2[7:0] input pins) upon the rising edge of the txhdlcclk_2 clock output signal. if the xrt94l31 is configured to operate in any other mode that involves the ds3/e3 framer block - transmit ds3/e3 ais enable input - channel 2 - txaisen_2: this input pin is used to command the frame generator block (within channel 1) to generate and transmit the ds3/e3 ais pattern, as described below. ? "low" - configures the frame generator block to not generate and transmit the ds3/e3 ais pattern ? "high" - configures the frame generator block to generate and transmit the ds3/e3 ais pattern if the xrt94l31 is configured to operate in any other mode that involves the ds3/e3 framer block - transmit ds3/e3 ais enable input - channel 2 - txaisen_2: n ote : to control the transmission of ds3/ e3 ais via software, this input pin must be tied to gnd. receive system side interface pins pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 67 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic b15 c23 ag13 rxoh_0 rxoh_1 rxoh_2 o cmos receive overhead data output interface - output this output pin functions as the receive overhead data output for the receive system side interface when the xrt94l31 is configured to oper - ate in ds3/e3 mode, however, it functions as the receive sts-1 over - head data output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: all overhead bits, which are received via the receive section of the channel, will be output via this output pin, upon the rising edge of rxohclk_n. when configured to operate in sts-1 mode: these output pins, along with rxohenable_n, rxohclk_n and rxohframe_n function as the receive sts-1 toh and poh output port.each bit, within the toh and poh bytes (within the incoming sts-1 data stream) is updated upon the falling edge of rxohclk_n. as a con - sequence, external circuitry receiving this data, should sample this data upon the rising edge of rxohclk_n. n otes : 1. the external circuitry can determine whether or not it is receiving poh or toh data via this output pin. the rxohenable_n output pin will be "high" anytime poh data is being output via these output pins. conversely, the rxohenable_n output pin will be "low" anytime toh data is being output via t hese output pins. 2. toh and poh data, associated with receive sts-1 toh and poh processor block - channel 0 will be output via the rxoh_0, and so on. c15 d21 af13 rxohenable_0 rxohenable_1 rxohenable_2 o cmos receive overhead data output interface - enable output this output pin functions as the receive overhead enable output for the receive system side interface when the xrt94l31 is configured to oper - ate in ds3/e3 mode, however, it functions as the receive sts-1 over - head data output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: the channel will assert this output signal for one rxohclk_n period when it is safe for the local terminal equipment to sample the data on the rxoh_n output pin. when configured to operate in sts-1 mode: these output pins, along with rxohclk_n, rxohframe_n and rxoh_n function as the receive sts-1 toh and poh output port. these output pins indicate whether poh or toh data is being output via the rxoh_n output pins. these output pins will toggle "high" coincident with when poh data is being output via the rxoh_n output pins. conversely, these output pins will toggle "low" coincident with when toh data is being output via the rxoh_n output pins. these output pins are updated upon th e falling edge of rxohclk_n. as a consequence, external circuitry, receiving this data, should sample this data upon the rising edge of rxohclk_n. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 68 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 d15 e20 ae13 rxohclk_0 rxohclk_1 rxohclk_2 o cmos receive overhead data output interface - clock this output pin functions as the receive overhead clock output for the receive system side interface when the xrt94l31 is configured to oper - ate in ds3/e3 mode, however, it functions as the receive sts-1 over - head clock output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: the channel will output the overhead bits (within the incoming ds3 or e3 frames) via the rxoh_n output pin, upon the falling edge of this clock signal. as a consequence, the user's local terminal equipment should use the rising edge of this clock signal to sample the data on both the rxoh and rxohframe output pins. n ote : this clock signal is always active. when configured to operate in sts-1 mode: these output pins, along with rxoh_n, rxohframe_n, and rxohenable_n function as the receive sts-1 toh and poh output port.these output pins function as the clock output signals for the receive sts-1 toh and poh output port. the rxoh_n, rxsts1frame_n and rxohenable_n output pins are updated upon the falling edge of this clock signal. e15 d22 ad13 rxohframe_0 rxohframe_1 rxohframe_2 o cmos receive overhead data interface - framing pulse indicator this output pin functions as the receive overhead clock output for the receive system side interface when the xrt94l31 is configured to oper - ate in ds3/e3 mode, however, it functions as the receive sts-1 over - head clock output when the device is configured to operate in the sts-1 mode. when configured to operate in ds3/e3 mode: this output pin pulses "high" whenever the receive overhead data output interface block outputs the first overhead bit of a new ds3 or e3 frame. when configured to operate in sts-1 mode: these output pins, along with rxoh_n, rxohenable_n and rxohclk_n function as the receive sts-1 toh and poh output port. these output pins will pulse "high" coincident with either of the following events. when the very first toh byte (a1), of a given sts-1 frame, is being out - put via the corresponding rxoh_n output pin. when the very first poh byte (j1), of a given sts-1 frame, is being out - put via the corresponding rxoh_n output pin. the external circuitry can determine whether or not these output pins are pulsing "high" for the first toh or poh byte by checking the state of the corresponding rxohenable_n output pin. y26 rxperr o cmos for mapper applications, please let this pin float. ab27 rxpeop o cmos for mapper applications, please let this pin float. aa26 rxpdval o cmos for mapper applications, please let this pin float. v24 rxmod_0 o cmos for mapper applications, please let this pin float. v25 rxuprty/rxpprty o cmos for mapper applications, please let this pin float. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 69 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic u23 w26 u24 aa27 y27 u25 v26 w27 t23 t24 u26 t25 v27 t26 u27 t27 rxudata_0 rxpdata_0 rxudata_1 rxpdata_1 rxudata_2 rxpdata_2 rxudata_3 rxpdata_3 rxudata_4 rxpdata_4 rxudata_5 rxpdata_5 rxudata_6 rxpdata_6 rxudata_7 rxpdata_7 rxudata_8 rxpdata_8 rxudata_9 rxpdata_9 rxudata_10 rxpdata_10 rxudata_11 rxpdata_11 rxudata_12 rxpdata_12 rxudata_13 rxpdata_13 rxudata_14 rxpdata_14 rxudata_15 rxpdata_15 o cmos for mapper applications, please let these pins float. r23 r24 r25 r26 r27 rxuaddr_0 rxuaddr_1 rxuaddr_2 rxuaddr_3 rxuaddr_4 i ttl for mapper applications, please connect these pins to gnd p27 rxuclav/rxppa o cmos for mapper applications, please let this pin float. p25 rxusoc/rxpsop/ rxpsoc o cmos for mapper applications, please let this pin float. p23 rxtsx/rxpsof o cmos for mapper applications, please let this pin float. p24 rxuenb_l/ rxpenb_l i ttl for mapper applications, please connect this pin to vdd p26 rxuclko/ rxpclko o cmos for mapper applications, please let this pin float. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 70 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n27 rxuclk/rxpclk i ttl for mapper applications, please connect this pin to gnd a16 j23 ac13 extlos_0 extlos_1 extlos_2 i ttl receive los (loss of signal) indi cator input (from an off-chip ds3/ e3/sts-1 liu ic): these input pins are intended to be connected to a corresponding rlos (receive loss of signal) output pin of an off-chip ds3/e3/sts-1 liu ic. through this connection, if a given liu channel declares the los defect condition, it will (in-turn) drive the corresponding extlos_n input pin (to the xrt94l31) to the logic "high" level. if the a given channel (within the xrt94l31) is configured to operate in either the ds3 or e3 mode, and if the off-chip liu ic asserts the corre - sponding extlos_n input pin (by driving it to the logic "high" level), then the ds3/e3 framer block (within this particular channel) will auto - matically declare the los defect condition (for the duration that this input pin is driven to a logic "high". if the liu channel toggles this input pin "low", then the corresponding ds3/e3 framer block (within the xrt94l31) will most likely clear the los defect condition. n otes : 1. the ds3/e3 framer block can be configured to declare and clear the los defect condition based upon both the state of this input pin and the content with in the incoming ds3/e3 data- stream. however, the ds3/e3 framer block will unconditionally declare the lo s defect condition, if its corresponding extlos_n input pin is driven to the logic "high" level. 2. these input pins are ignored if their corresponding channel has been configured to operate in the sts-1 mode. the receive sts-1 toh processor block will only declare and clear the los defect condition based the number of consecutive all zero bytes t hat are detected within the incoming sts-1 data-stream. a14d 20ae 14 rxoof_0rxoof_1r xoof_2 o cmos receive sts-1/ds3/e3 out of frame indicatorthe sts-1/ds3/e3 receive ds3 framer will assert this output signal whenever it has declared an out of frame (oof) condition with the incoming ds3 frames. this signal is negated when the framer correctly locates the f- and m-bits and regains synchronization with the ds3 frame. a15b 24ag 14 rxlos_0rxlos_1r xlos_2 o cmos sts-1/ds3/e3 framer - loss of signal output indicator: this pin is asserted when the receive section of the channel encoun - ters 180 consecutive 0's (for ds3 applications) or 32 consecutive 0's (for e3 applications) via the rxpos_n and rxneg pins. for sts-1 applica - tions, users can set the los threshold value in the receive los thresh - old register. (rxstoh_los_th, address location: 0xn02e - 0xn02f) this pin will be negated once the receive ds3/e3 framer has detected at least 60 1s out of 180 consecutive bits (for ds3 applications) or has detected at least four consecutive 32 bit strings of data that contain at least 8 1s in the receive path. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 71 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic sts-1 telecom bus interface - receive direction a21 sts1rxd_ck_0 rxvalidfcs_0 rxgfcclk_0 o cmos receive sts-1/sts-3 telecom bus clock output - channel 0; the function of this input pin depends upon whether or not the sts-1 telecom bus interface associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus clock output - channel 0;sts1rxd_ck_0: all signals, which are output via the receive telecom bus - channel 0 are clocked out upon the rising edge of this clock signal. this includes the following signals. ? sts1rxd_d_0[7:0] ? sts1rxd_alarm_0 ? sts1rxd_dp_0 ? sts1rxd_pl_0 ? sts1rxd_c1j1_0 this clock signal will operate at 19.44mhz (for sts-3 mode) or 6.48mhz (fro sts-1 mode) rxvalidfcs_0 (receive hdlc block valid fcs indicator - channel 0) rxgfcclk_0 (receive atm gfc clock signal - channel 0) h24 sts1rxd_ck_1 rxvalidfcs_1 rxgfcclk_1 txp_stpa o cmos receive sts-1 telecom bus clock output - channel 1; the function of this input pin depends upon whether or not the sts-1 telecom bus interface associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus clock output - channel 1; sts1rxd_ck_1: all signals, which are output via the receive telecom bus - channel 1 are clocked out upon the rising edge of this clock signal. this includes the following signals. ? sts1rxd_d_1[7:0] ? sts1rxd_alarm_1 ? sts1rxd_dp_1 ? sts1rxd_pl_1 ? sts1rxd_c1j1_1 this clock signal will operate at 19.44mhz. (for sts-3 mode) or 6.48mhz (fro sts-1 mode) rxvalidfcs_1 (receive hdlc block valid fcs indicator - channel 1) rxgfcclk_1 (receive atm gfc clock signal - channel 1) txp_stpa (transmit ppp level 2 selected channel packet avail - able) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 72 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ag8 sts1rxd_ck_2 rxvalidfcs_2 rxgfcclk_2 o cmos receive sts-1 telecom bus clock output - channel 2; the function of this input pin depends upon whether or not the sts-1 telecom bus interface associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus clock output - channel 2; sts1rxd_ck_2: all signals, which are output via the receive telecom bus - channel 2 are clocked out upon the rising edge of this clock signal. this includes the following signals. ? sts1rxd_d_2[7:0] ? sts1rxd_alarm_2 ? sts1rxd_dp_2 ? sts1rxd_pl_2 ? sts1rxd_c1j1_2 this clock signal will operate at 19.44mhz. (for sts-3 mode) or 6.48mhz (fro sts-1 mode) rxvalidfcs_2 (receive hdlc block valid fcs indicator - channel 2) rxgfcclk_2 (receive atm gfc clock signal - channel 2) a20 d26 ae11 sts1rxd_pl_0 rxidle_0 rxlcd_0 sts1rxd_pl_1 rxidle_1 rxlcd_1 sts1rxd_pl_2 rxidle_2 rxlcd_2 o cmos sts-1 receive (drop) telecom bus - payload indicator output sig - nal - channel n: the function of this output pin depends upon whether or not the sts-1 telecom bus interface block associated with channel n has been enabled or disabled. if the sts-1 telecom bus interface (associated with channel n) is enabled - sts-1/sts-1 receive (drop) telecom bus - payload indicator output - sts1rxd_pl_0: this output pin indicates whether or not transport overhead bytes are being output via the sts1rxd_d_0[7:0] output pins. this output pin is pulled "low" for the duration that the sts-1 receive telecom bus is transmitting a transport overhead byte via the sts1rxd_d_0[7:0] output pins. conversely, this output pin is pulled "high" for the duration that the sts- 1 receive telecom bus is transmitting something other than a transport overhead byte via the sts1rxd_d_0[7:0] output pins. rxidle_0 (receive hdlc block idle indicator - channel n) rxlcd_0 (receive cell processor loss of cell delineation - chan - nel n) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 73 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic c17 e25 af10 sts1rxd_c1j1_0 txds3lineclk_0 sts1rxd_c1j1_1 txds3lineclk_1 sts1rxd_c1j1_2 txds3lineclk_2 o cmos sts-1 receive telecom bus - c1/j1 byte phase indicator output signal - channel n: the function of this output pin depends upon whether or not the sts-1 telecom bus interface for channel n has been enabled. if sts-1 telecom bus (channel n) has been enabled - sts-1 receive telecom bus - c1/j1 byte phase indicator output signal: this output pin pulses "high" under the following two conditions.when - ever the c1 byte is being output via the sts1rxd_d_0[7:0] output, and whenever the j1 byte is being output via the sts1rxd_d_0[7:0] out - put. n otes : 1. the sts-1 receive (drop) telecom bus (associated with channel n) will indicate that it is transmitting the c1 byte (via the sts1rxd_d_0[7:0] output pins), by pulsing this output pin "high" (for one period of sts1rxd_ck_0) and keeping the sts1rxd_pl_0 output pin pulled "low". 2. the sts-1 receive (drop) telecom bus (associated with channel n) will indicate that it is transmitting the j1 byte (via the sts1rxd_d_0[7:0] output pins), by pulsing this output pin "high" (for one period of sts1rxd_ck_0) while the sts1txd_pl_0 output pin is pulled "high". txds3lineclk_0 (transmit ds3/e3/sts-1 line clock to liu - chan - nel n) b18 g24 ag9 sts1rxd_dp_0 txds3pos_0 sts1rxd_dp_1 txds3pos_1 sts1rxd_dp_2 txds3pos_2 o cmos sts-1 receive (drop) telecom bus - parity output pin - channel n: the function of this output pin depends upon whether or not the sts-1 telecom bus interface for channel n has been enabled. if sts-1 telecom bus (channel n) has been enabled - sts-1 receive telecom bu s - parity output pin: this output pin can be configured to function as one of the following. the even or odd parity value of the bits which ar e output via the sts1rxd_d_0[7:0] output pins. the even or odd parity value of the bits which are bein g output via the sts1rxd_d_0[7:0] output pins and the states of the sts1rxd_pl_0 and sts1rxd_c1j1_0 output pins. this output pin will ultimately be used (by drop-side circuitry) to verify the verify of the data which is output via the sts-1 telecom bus interface associated with channel n. n ote : the user can make any one of these configuration selections by writing the appropriate value into the telecom bus control register (address location = 0x013b).txds3pos_0 (transmit ds3/e3/sts-1 line data positive to liu- channel n) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 74 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 a19 h23 ab12 sts1rxd_alarm_0 txds3neg_0 sts1rxd_alarm_1 txds3neg_1/ sts1rxd_alarm_2 txds3neg_2 o cmos sts-1 receive (drop) telecom bus - alarm indicator output signal - channel n: the function of this output pin depends upon whether or not the sts-1 telecom bus interface for channel n has been enabled. if sts-1 telecom bus (channel n) has been enabled - sts-1 receive telecom bus - alarm indicator output signal: this output pin pulses "high", coincident with any sts-1 signal (that is being output via the sts1rxd_d_n[7:0] output pins) that is carrying an ais-p indicator. this output pin is "low" for all other conditions. txds3neg_n (transmit ds3/e3 line data negative to liu - channel n) f16 sts1rxd_d0_0 rxhdlcdat_0_0 rxgfcmsb_0 o cmos receive sts-1 telecom bus - channel 0 - output data bus pin num - ber 0: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus - output data bus pin number 0: sts1rxd_d0_0 this output pin along with sts1rxd_d_0[7:1] function as the sts-1 receive (drop) telecom bus - output data bus for channel 0. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_0:. n ote : this input pin functions as the l sb (least significant bit) of the receive (drop) telecom bus for channel 0. rxhdlcdat_0_0 (receive hdlc block data output - channel 0 - output data bus pin 0) rxgfcmsb_0 (receive gfc msb indicator - channel 0) e16 sts1rxd_d1_0 rxhdlcdat_1_0 rxgfc_0 o cmos receive sts-1 telecom bus - channel 0 - output data bus pin num - ber 1: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus - output data bus pin number 1: sts1rxd_d1_0 this output pin along with sts1rxd_d_0[7:2] and sts1rxd_d0_0 function as the sts-1 receive (drop) telecom bus - output data bus for channel 0. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_0. rxhdlcdat_1_0 (receive hdlc block data output - channel 0 - output data bus pin 1): rxgfc_0 (receive gfc output data - channel 0) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 75 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic d16 sts1rxd_d2_0 rxhdlcdat_2_0 rxcellrxed_0 o cmos receive sts-1 telecom bus - channel 0 - output data bus pin num - ber 2: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus - output data bus pin number 2: sts1rxd_d2_0 this output pin along with sts1rxd_d_0[7:3] and sts1rxd_d_0[1:0] function as the sts-3/stm-1 receive (drop) telecom bus - output data bus for channel 0. the sts-3/stm-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_0. rxhdlcdat_2_0 (receive hdlc block data output - channel 0 - output data bus pin 2) rxcellrxed_0 (receive cell received indicator - channel 0) b17 sts1rxd_d3_0 rxhdlcdat_3_0 sse_clk oo io o cmos cmos ttl/ cmos cmos receive sts-1 telecom bus - channel 0 - output data bus pin num - ber 3: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus - output data bus pin number 3: sts1rxd_d3_0 this output pin along with sts1rxd_d_0[7:4] and sts1rxd_d_0[2:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 0. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_0. rxhdlcdat_3_0 (receive hdlc block data output - channel 0 - output data bus pin 3) sse_clk (slow speed clock in terface for egress path) c16 sts1rxd_d4_0 rxhdlcdat_4_0 rxohind_0 o cmos receive sts-1 telecom bus - channel 0 - output data bus pin num - ber 4: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus - output data bus pin number 4: sts1rxd_d4_0 this output pin along with sts1rxd_d_0[7:5] and sts1rxd_d_0[3:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 0. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_0. rxhdlcdat_4_0 (receive hdlc block data output - channel 0 - output data bus pin 4) rxohind_0 (receive overhead indicator - channel 0) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 76 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 a18 sts1rxd_d5_0 rxhdlcdat_5_0 rxds3fp_0 o cmos receive sts-1 telecom bus - channel 0 - output data bus pin number 5: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus - output data bus pin number 5: sts1rxd_d5_0 this output pin along with sts1rxd_d_0[7:6] and sts1rxd_d_0[4:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 0. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_0. rxhdlcdat_5_0 (receive hdlc block data output - channel 0 - output data bus pin 5) rxds3fp_0 (receive ds3 frame pulse - channel 0) b16 sts1rxd_d6_0 rxhdlcdat_6_0 rxds3data_0 o cmos receive sts-1 telecom bus - channel 0 - output data bus pin num - ber 6: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus - output data bus pin number 6: sts1rxd_d6_0 this output pin along with sts1rxd_d7_0 and sts1rxd_d_0[5:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 0. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_0. rxhdlcdat_6_0 (receive hdlc block data output - channel 0 - output data bus pin 6) rxds3data_0 (receive ds3 data - channel 0) a17 sts1rxd_d7_0 rxhdlcdat_7_0 rxds3clk_0 o cmos receive sts-1 telecom bus - channel 0 - output data bus pin num - ber 7: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 0 is enabled. if sts-1 telecom bus (channel 0) has been enabled - sts-1 receive telecom bus - output data bus pin number 7: sts1rxd_d7_0 this output pin along with sts1rxd_d_0[6:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 0. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_0:. n ote : this output pin functi ons as the msb (most significant bit) for the sts-1 receive (drop) telecom bus interface - output data bus (channel 0). rxhdlcdat_7_0 (receive hdlc block data output - channel 0 - output data bus pin 7) rxds3clk_0 (receive ds3 clock - channel 0) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 77 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic f24 sts1rxd_d0_1 rxhdlcdat_0_1 rxgfcmsb_1 o cmos receive sts-1 telecom bus - channel 1 - output data bus pin num - ber 0: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus - output data bus pin number 0: sts1rxd_d0_1 this output pin along with sts1rxd_d_1[7:1] function as the sts-1 receive (drop) telecom bus - output data bus for channel 1. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_1. n ote : this input pin functions as the l sb (least significant bit) of the receive (drop) telecom bus for channel 1. rxhdlcdat_0_1 (receive hdlc block data output - channel 1 - output data bus pin 0)rxgfcmsb _1 (receive gfc msb indicator - channel 1) h22 sts1rxd_d1_1 rxhdlcdat_1_1 rxgfc_1 o cmos receive sts-1 telecom bus - channel 1 - output data bus pin num - ber 1: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus - output data bus pin number 1: sts1rxd_d1_1 this output pin along with sts1rxd_d_1[7:2] and sts1rxd_d0_1 function as the sts-1 receive (drop) telecom bus - output data bus for channel 1. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_1. rxhdlcdat_1_1 (receive hdlc block data output - channel 1 - output data bus pin 1) rxgfc_1 (receive gfc output data - channel 1) d25 sts1rxd_d2_1 rxhdlcdat_2_1 rxcellrxed_1 o cmos receive sts-1 telecom bus - channel 1 - output data bus pin number 2: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus - output data bus pin number 2: sts1rxd_d2_1this output pin along with sts1rxd_d_1[7:3] and sts1rxd_d_1[1:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 1. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_1. rxhdlcdat_2_1 (receive hdlc block data output - channel 1 - output data bus pin 2) rxcellrxed_1 (receive cell received indicator - channel 1) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 78 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 g23 sts1rxd_d3_1 rxhdlcdat_3_1 sse_pos oo io o cmos cmos ttl/ cmos cmos receive sts-1 telecom bus - channel 1 - output data bus pin number 3: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus - output data bus pin number 3: sts1rxd_d3_1 this output pin along with sts1rxd_d_1[7:4] and sts1rxd_d_1[2:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 1. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_1. rxhdlcdat_3_1 (receive hdlc block data output - channel 1 - output data bus pin 3) sse_pos (slow speed interface da ta positive for egress path) d23 sts1rxd_d4_1rxh dlcdat_4_1rxohi nd_1 o cmos receive sts-1 telecom bus - channel 1 - output data bus pin num - ber 4: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus - output data bus pin number 4: sts1rxd_d4_1 this output pin along with sts1rxd_d_1[7:5] and sts1rxd_d_1[3:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 1. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_1. rxhdlcdat_4_1 (receive hdlc block data output - channel 1 - output data bus pin 4) rxohind_1 (receive overhead indicator - channel 1) e21 sts1rxd_d5_1rxh dlcdat_5_1rxds3 fp_1 o cmos receive sts-1 telecom bus - channel 1 - output data bus pin number 5: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus - output data bus pin number 5: sts1rxd_d5_1 this output pin along with sts1rxd_d_1[7:6] and sts1rxd_d_1[4:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 1. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_1. rxhdlcdat_5_1 (receive hdlc block data output - channel 1 - output data bus pin 5) rxds3fp_1 (receive ds3 frame pulse - channel 1) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 79 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic c24 sts1rxd_d6_1rxh dlcdat_6_1rxds3 data_1 o cmos receive sts-1 telecom bus - channel 1 - output data bus pin num - ber 6: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus - output data bus pin number 6: sts1rxd_d6_1 this output pin along with sts1rxd_d7_1 and sts1rxd_d_1[5:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 1. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_1. rxhdlcdat_6_1 (receive hdlc block data output - channel 1 - output data bus pin 6): rxds3data_1 (receive ds3 data - channel 1): f20 sts1rxd_d7_1 rxhdlcdat_7_1 rxds3clk_1 o cmos receive sts-1 telecom bus - channel 1 - output data bus pin num - ber 7: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 1 is enabled. if sts-1 telecom bus (channel 1) has been enabled - sts-1 receive telecom bus - output data bus pin number 7: sts1rxd_d7_1 this output pin along with sts1rxd_d_1[6:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 1. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_1. n ote : this output pin functions as the msb (most significant bit) for the sts-1 receive (drop) telecom bus interface - output data bus (channel 1). rxhdlcdat_7_1 (receive hdlc block data output - channel 1 - output data bus pin 7) rxds3clk_1 (receive ds3 clock - channel 1) ac12 sts1rxd_d0_2 rxhdlcdat_0_2 rxgfcmsb_2 o cmos receive sts-1 telecom bus - channel 2 - output data bus pin num - ber 0: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus - output data bus pin number 0: sts1rxd_d0_2 this output pin along with sts1rxd_d_2[7:1] function as the sts-1 receive (drop) telecom bus - output data bus for channel 2. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_2. n ote : this input pin functions as the l sb (least significant bit) of the receive (drop) telecom bus for channel 2. rxhdlcdat_0_2 (receive hdlc block data output - channel 2 - output data bus pin 0) rxgfcmsb_2 (receive gfc msb indicator - channel 2) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 80 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ad12 sts1rxd_d1_2 rxhdlcdat_1_2 rxgfc_2 o cmos receive sts-1 telecom bus - channel 2 - output data bus pin num - ber 1: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus - output data bus pin number 1: sts1rxd_d1_2 this output pin along with sts1rxd_d_2[7:2] and sts1rxd_d0_2 function as the sts-1 receive (drop) telecom bus - output data bus for channel 2. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_2. rxhdlcdat_1_2 (receive hdlc block data output - channel 2 - output data bus pin 1) rxgfc_2 (receive gfc output data - channel 2) af11 sts1rxd_d2_2rxh dlcdat_2_2 rxcellrxed_2 o cmos receive sts-1 telecom bus - channel 2 - output data bus pin num - ber 2: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus - output data bus pin number 2: sts1rxd_d2_2 this output pin along with sts1rxd_d_2[7:3] and sts1rxd_d_2[1:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 2. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_2. rxhdlcdat_2_2 (receive hdlc block data output - channel 2 - output data bus pin 2) rxcellrxed_2 (receive cell received indicator - channel 2) ae12 sts1rxd_d3_2 rxhdlcdat_3_2 sse_neg oo io o cmos cmos ttl/ cmos cmos receive sts-1 telecom bus - channel 2 - output data bus pin num - ber 3: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus - output data bus pin number 3: sts1rxd_d3_2 this output pin along with sts1rxd_d_2[7:4] and sts1rxd_d_2[2:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 2. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_2. rxhdlcdat_3_2 (receive hdlc block data output - channel 2 - output data bus pin 3) sse_neg (slow speed interface data negative for egress path) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 81 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ag10 sts1rxd_d4_2rxh dlcdat_4_2rxohi nd_2 o cmos receive sts-1 telecom bus - channel 2 - output data bus pin num - ber 4: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus - output data bus pin number 4: sts1rxd_d4_2 this output pin along with sts1rxd_d_2[7:5] and sts1rxd_d_2[3:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 2. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_2. rxhdlcdat_4_2 (receive hdlc block data output - channel 2 - output data bus pin 4) rxohind_2 (receive overhead indicator - channel 2) af12 sts1rxd_d5_2rxh dlcdat_5_2rxds3 fp_2 o cmos receive sts-1 telecom bus - channel 2 - output data bus pin num - ber 5: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus - output data bus pin number 5: sts1rxd_d5_2 this output pin along with sts1rxd_d_2[7:6] and sts1rxd_d_2[4:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 2. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_2. rxhdlcdat_5_2 (receive hdlc block data output - channel 2 - output data bus pin5) rxds3fp_2 (receive ds3 frame pulse - channel 2) ag11 sts1rxd_d6_2rxh dlcdat_6_2rxds3 data_2 o cmos receive sts-1 telecom bus - channel 2 - output data bus pin num - ber 6: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus - output data bus pin number 6: sts1rxd_d6_2 this output pin along with sts1rxd_d7_2 and sts1rxd_d_2[5:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 2. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_2. rxhdlcdat_6_2 (receive hdlc block data output - channel 2 - output data bus pin 6) rxds3data_2 (receive ds3 data - channel 2) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 82 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ag12 sts1rxd_d7_2 rxhdlcdat_7_2 rxds3clk_2 o cmos receive sts-1 telecom bus - channel 2 - output data bus pin num - ber 7: the function of this output pin depends upon whether or not the sts-1 telecom bus interface, associated with channel 2 is enabled. if sts-1 telecom bus (channel 2) has been enabled - sts-1 receive telecom bus - output data bus pin number 7: sts1rxd_d7_2 this output pin along with sts1rxd_d_2[6:0] function as the sts-1 receive (drop) telecom bus - output data bus for channel 2. the sts-1 telecom bus interface will update the data via this output upon the rising edge of sts1rxd_ck_2. n ote : this output pin functi ons as the msb (most significant bit) for the sts-1 receive (drop) telecom bus interface - output data bus (channel 2).rxhdlcdat_7_2 (receive hdlc block data output - channel 2 - output data bus pin 7)rxds3clk_2 (receive ds3 clock - channel 2) receive transport overhead interface ad5 rxtohclk o cmos receive toh output po rt - clock output: this output pin, along with rxtoh, rxtohvalid and rxtohframe func - tion as the receive toh output port. the receive toh output port permits is used to obtain the value of the toh bytes, within the incoming sts-3/stm-1 signal. this output pin provides the user with a clock signal. if the rxtohvalid output pin is "high", then the contents of the toh bytes, within the incoming sts-3 data-stream will be serially output via the rxtoh out - put. this data will be updated upon the falling edge of this clock signal. therefore, the user is advised to sample the data (at the rxtoh output pin) upon the rising edge of this clock output signal. ac7 rxtohvalid o cmos receive toh output port - to h valid (or ready) indicator: this output pin, along with rxtoh and rxtohframe function as the receive toh output port. this output pin will toggle "high" whenever valid toh data is being out - put via the rxtoh output pin. ae4 rxtoh o cmos receive toh output port - output pin: this output pin, along with rxtohclk, rxtohvalid and rxtohframe function as the receive toh output port. all toh data that resides within the incoming sts-3 data-stream will be output via this output pin. the rxtohvalid output pin will toggle "high", coincident with anytime a bit (from the receive sts-3 toh data) is being output via this output pin. the rxtohframe output pin will pulse "high" (for eight periods of rxtohclk) coincident to when the a1 byte is being output via this output pin. data, on this output pin, is updated upon the falling edge of rxtohclk. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 83 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ab8 rxtohframe o cmos receive toh output port - sts-3/stm-1 frame indicator: this output pin, along with the rxtohclk, rxtohvalid and rxtoh out - put pins function as the receive toh output port. this output pin will pulse "high", for one period of rxtohclk, one rxto - hclk period prior to the very first toh bit (of a given sts-3 frame) being output via the rxtoh output pin. ad7 rxldccval o cmos receive - line dcc output port - dcc value indicator output pin: this output pin, along with the rxtohclk and the rxldcc output pins function as the receive line dcc output port of the xrt94l31. this output pin pulses "high" coincident to when the receive line dcc output port outputs a dcc bit via the rxldcc output pin. this output pin is updated upon the falling edge of rxtohclk. the line dcc hdlc controller circuitry that is interfaced to this output pin, the rxldcc and the rxtohclk pins is suppose to do the following. it should continuously sample and monitor the state of this output pin upon the rising edge of rxtohclk. anytime the line dcc hdlc circuitry samples this output pin being "high", it should sample and latch the data on the rxldcc output pin (as a valid line dcc bit) into the line dcc hdlc circuitry. ae5 rxldcc o cmos receive - line dcc output port - output pin: this output pin, along with rxldccval and the rxtohclk output pins function as the receive line dcc output port of the xrt94l31. this pin outputs the contents of the line dcc (e.g., the d4, d5, d6, d7, d8, d9, d10, d11 and d12 bytes), within the incoming sts-3 data- stream. the receive line dcc output port will assert the rxldccval output pin, in order to indicate that th e data, residing on the rxldcc output pin is a valid line dcc byte. the receive line dcc output port will update the rxldccval and the rxldcc output pins upon the falling edge of the rxtohclk output pin. the line dcc hdlc circuitry that is in terfaced to this output pin, the rxldccval and the rxtohclk pins is suppose to do the following. it should continuously sample and monitor the state of the rxldccval output pin upon the rising edge of rxtohclk. anytime the line dcc hdlc circuitry samples the rxldccval output pin "high", it should sample and latch the contents of this output pin (as a valid line dcc bit) into the line dcc hdlc circuitry. ad8 rxe1f1e2fp o cmos receive - order-wire output port - frame boundary indicator: this output pin, along with rxe1f1e2, rxe1f1e2val and the rxtohclk output pins function as the receive order-wire output port of the xrt94l31. this output pin pulses "high" (for one period of rxtohclk) coincident to when the very first bit (of the e1 byte) is being output vi the rxe1f1e2 output pin. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 84 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ac9 rxe1f1e2 o cmos receive - order-wire outp ut port - output pin: this output pin, along with rxe1f1e2val, rxe1f1f2fp, and the rxto - hclk output pins function as the receive order-wire output port of the xrt94l31. this pin outputs the contents of the order-wire bytes (e.g., the e1, f1 and e2 bytes) within the incoming sts-3 data-stream. the receive order-wire output port will pulse the rxe1f1e2fp output pin "high" (for one period of rxtohclk) coincident to when the very first bit (of the e1 byte) is being output via the rxe1f1e2 output pin. addi - tionally, the receive order-wire output port will also assert the rxe1f1e2val output pin, in order to indicate that the data, residing on the rxe1f1e2 output pin is valid order-wire byte. the receive order-wire output port will update the rxe1f1e2val, the rxe1f1e2fp and the rxe1f1e2 out put pins upon the falling edge of the rxtohclk output pin. the receive order-wire circuitry that is interfaced to this output pin, and the rxe1f1e2val, the rxe1f1e2 and the rxtohclk pins is suppose to do the following. it should continuously sample and monitor the state of the rxe1f1e2val and rxe1f1e2fp output pins upon the rising edge of rxtohclk. anytime the order-wire circuitry samples the rxe1f1e2val and rxe1f1e2fp output pins "high", it should begin to sample and latch the contents of this output pin (as a valid order-wire bit) into the order-wire circuitry. the order-wire circuitry should continue to sample and latch the con - tents of the output pin until the rxe1f2e2val output pin is sampled "low". ac8 rxsdcc o cmos receive - section dcc outp ut port - output pin: this output pin, along with rxsdccval and the rxtohclk output pins function as the receive section dcc output port of the xrt94l31. this pin outputs the contents of the section dcc (e.g., the d1, d2 and d3 bytes), within the incoming sts-3 data-stream. the receive section dcc output port will assert the rxsdccval out - put pin, in order to indicate that the data, residing on the rxsdcc output pin is a valid section dcc byte. the receive section dcc output port will update the rxsdccval and the rxsdcc output pins upon the fall - ing edge of the rxtohclk output pin. the section dcc hdlc circuitry that is interfaced to this output pin, the rxsdccval and the rxtohclk pins is suppose to do the following. it should continuously sample and monitor the state of the rxsdccval output pin upon the rising edge of rxtohclk. anytime the section dcc hdlc circuitry samples the rxsdccval out - put pin "high", it should sample and latch the contents of this output pin (as a valid section dcc bit) into the section dcc hdlc circuitry. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 85 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic ad6 rxsdccval o cmos receive - section dcc output po rt - dcc value in dicator output pin: this output pin, along with the rxtohclk and the rxsdcc output pins function as the receive section dcc output port of the xrt94l31. this output pin pulses "high" coincident to when the receive section dcc output port outputs a dcc bit via the rxsdcc output pin. this output pin is updated upon the falling edge of rxtohclk. the section dcc hdlc controller circuitr y that is interfaced to this out - put pin, the rxsdcc and the rxtohclk pins is suppose to do the fol - lowing. it should continuously sample and monitor the state of this output pin upon the rising edge of rxtohclk. anytime the section dcc hdlc circuitry samples this output pin being "high", it should sample and latch the data on the rxsdcc output pin (as a valid section dcc bit) into the section dcc hdlc circuitry. af4 rxe1f1e2val o cmos receive - order wire output port - e1f1e2 value in dicator output pin: this output pin, along with the rxtohclk, rxe1f1e2fp, rxe1f1e2 and rxtohclk output pins function as the receive - order wire output port of the xrt94l31. this output pin pulses "high" coincident to when the receive - order wire output port outputs the contents of an e1, f1 or e2 byte, via the rxe1f1e2 output pin. this output pin is updated upon th e falling edge of rxtohclk.the receive order-wire circuitry, that is interfaced to this output pin, the rxe1f1e2 and the rxtohclk pins is suppose to do the following. it should continuously sample and monitor the state of this output pin upon the rising edge of rxtohclk. anytime the receive order-wire circuitry samples this output pin being "high", it should sample and latch the data on the rxe1f1e2 output pin (as a valid order-wire bit) into the receive order-wire circuitry. ae6 rxpoh o cmos receive au-4/vc-4/sts-3c mapper poh processor block - path overhead output port - output pin: this output pin, along with the rxpohclk, rxpohframe and rxpoh - valid function as the au-4/vc-4 mapper poh processor block - poh output port. these pins serially output the poh data that have been received by the receive au-4/vc-4 mapper poh processor block (via the incoming sts-3 data-stream). each bit, within the poh bytes is updated (via these output pins) upon the falling edge of rxpohclk. as a conse - quence, external circuitry receiving this data, should sample this data upon the rising edge of rxpohclk. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 86 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 ag4 rxpohclk o cmos receive au-4/vc-4/sts-3c mapper poh processor block - path overhead output port - clock output signal: this output pin, along with rxpoh, rxpohframe and rxpohvalid function as the au-4/vc-4 mapper poh processor block - poh output port. these output pins function as the clock output signals for the au-4/vc- 4 mapper poh processor block- po h output port. the rxpoh, rxpo - hframe and rxpohvalid output pins are updated upon the falling edge of this clock signal. as a consequence, the external circuitry should sample these signals upon the rising edge of this clock signal. ae7 rxpohframe o cmos receive au-4/vc-4/sts-3c mapper poh processor block - path overhead output port - frame boundary indicator: this output pin, along with the rx poh, rxpohclk and rxpohvalid out - put pins function as the au-4/vc-4 mapper poh processor block - path overhead output port. these output pins will pulse "high" coincident with the very first poh byte (j1), of a given sts-1 frame, is being output via the corresponding rxpoh output pin. ad9 rxpohvalid o cmos receive au-4/vc-4/sts-3c mapper poh processor block - path overhead output port - valid poh data indicator: this output pin, along with rxpoh, rxpohclk and rxpohframe func - tion as the au-4/vc-4 mapper poh processor block - path overhead output port. these output pins will toggle "high" coincident with when valid poh data is being output via the rxpoh output pins. this output is updated upon the falling edge of rxpohclk. hence, external circuitry should sample these signals upon rising edge of rxpohclk. af5 ag5 af8 rxpoh_0 rxpoh_1 rxpoh_2 o cmos receive sonet poh processor block - path overhead output port - output pin: these output pins, along with the rxpohclk_n, rxpohframe_n and rxpohvalid_n function as the rece ive sonet poh processor block - poh output port. these pins serially output the poh data that have been received by each of the receive sonet poh pr ocessor blocks (via the incoming sts-3 data-stream). each bit, within the poh bytes is updated (via these output pins) upon the falling edge of rxpohclk_n. as a conse - quence, external circuitry receiving this data, should sample this data upon the rising edge of rxpohclk_n. ae8 ae9 ag6 rxpohclk_0 rxpohclk_1 rxpohclk_2 o cmos receive sonet poh processor block - path overhead output port - clock output signal: these output pins, along with rxpoh_n, rxpohframe_n and rxpohvalid_n function as the rece ive sonet poh processor block - poh output port. these output pins function as the clock output signals for the receive sonet poh processor block - poh output port. the rxpoh_n, rxpohframe_n and rxpohvalid_n output pins are updated upon the falling edge of this clock signal. as a consequence, the external circuitry should sample these signals upon the rising edge of this clock signal. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 87 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic af6a d10a e10 rxpohframe_0 rxpohframe_1 rxpohframe_2 o cmos receive sonet poh processor block - path overhead output port - frame boundary indicator: these output pins, along with the rxpoh_n, rxpohclk_n and rxpohvalid_n output pins function as the receive sonet poh pro - cessor block - path overhead output port. these output pins will pulse "high" coincident with the very first poh byte (j1), of a given sts-1 frame, is being output via the corresponding rxpoh_n output pin. ac10 af7a c11 rxpohvalid_0 rxpohvalid_1 rxpohvalid_2 o cmos receive sonet poh processor block - path overhead output port - valid poh data indicator: these output pins, along with rxpoh_n, rxpohclk_n and rxpohframe_n function as the re ceive sonet poh processor block - path overhead output port. these output pins will toggle "high" coincident with when valid poh data is being output via the rxpoh_n output pins. this output is updated upon the falling edge of rxpohclk_n. hence, external circuitry should sample these signals upon rising edge of rxpohclk_n. ad11 lof o cmos receive sts-3 lof (loss of frame) indicator: this output pin indicates whether or not the receive sts-3 toh proces - sor block (within the device) is currently declaring the lof defect condi - tion as described below. "low" - indicates that the receive sts-3 toh processor block is not currently declaring the lof defect condition. "high" - indicates that the receive sts-3 toh processor block is cur - rently declaring the lof defect condition. af9 sef o cmos receive sts-3 sef (severed errored frame) indicator: this output pin indicates whether or not the receive sts-3 toh proces - sor block (within the device) is currently declaring the sef defect condi - tion as described below. "low" - indicates that the receive sts-3 toh processor block is not currently declaring the sef defect condition. "high" - indicates that the receive sts-3 toh processor block is cur - rently declaring the sef defect condition. ag7 los o cmos receive sts-3 los (loss of signal) defect declared indicator: this output pin indicates whether or not the receive sts-3 toh proces - sor block (within the device) is currently declaring the los defect condi - tion as described below. "low" - indicates that the receive sts-3 toh processor block is not currently declaring the los defect condition. "high" - indicates that the receive sts-3 toh processor block is cur - rently declaring the los defect condition. general purpose input/output pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 88 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 w25 ac27 v23 ab26 y25 ac26 w24 aa25 gpi0_0 gpi0_1 gpi0_2 gpi0_3 gpi0_4 gpi0_5 gpi0_6 gpi0_7 i/o ttl/ cmos general purpose input/output pin: n ote : x = 0:7 this input pin can be configured to function as either an input or output pin by writing the appropriate value into bit x (gpio_dir_x), within the operation general purpose input/outp ut direction register - 0 (address location = 0x014b). if this pin is configured to be an input pin the state of this pin can be mon - itored by reading the state of bit x (gpio_x) within the operation gen - eral purpose input/output register - byte 0 (address location = 0x0147). if this pin is configured to be an output pin the state of this pin can be controlled by writing the appropriate value into bit x (gpio_x) within the operation general purpose input/output register - byte 0 (address location = 0x0147). clock inputs e7 refclk34 i ttl e3 reference clock inpu t for the jitter attenuat or within the ds3/e3 mapper block: to operate any of the channels (within the xrt94l31) in the e3 mode, apply a clock signal with a frequency of 34.36820ppm to this input pin. this input pin functions as the timing reference for the ds3/e3/sts-1 jit - ter attenuator (within the ds3/e3 mapper block) for e3 applications. for e3 applications, the ds3/e3 framer block will use this input clock signal, as a timing source in order to transmit the e3 ais pattern, in the egress direction (e.g., from the xrt94l31 to the ds3/e3/sts-1 liu ic). n ote : connect this pin to gnd if none of the channels of the xrt94l31 are to be operated in the e3 or if the xrt94l31 is to be operated in the sfm mode. d5 refclk51 i ttl sts-1 reference clock input for the jitter a ttenuator within the ds3/e3 mapper block. to operate any of the channels (within the xrt94l31) in the sts-1/ stm-0 mode, apply a clock signal with a frequency of 51.84mhz20ppm to this input pin. this input pin functions as the timing reference for the ds3/e3/sts-1 jitter attenuator (within the ds3/e3 mapper block) for sts-1 applications. n otes : 1. if the xrt94l31 is to be operated in the sfm mode, apply a 12.288mhz20ppm clock signal to this input pin. 2. if the user does not intend to operate any of the channels in the sts-1/stm-0 mode, connect this input pin to gnd. pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 89 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic f7 refclk45 i ttl ds3 reference clock input for the jitter attenuator within the ds3/ e3 mapper block: to operate any of the channels of the xrt94l31 in the ds3 mode, apply a clock signal with a frequency of 44.73620ppm to this input pin. this input pin functions as the timing reference for the ds3/e3/sts-1 jit - ter attenuator (within the ds3/e3 mapper block) for ds3 applications. for ds3 applications, the ds3/e3 framer block will use this input clock signal, as a timing source in order to transmit the ds3 ais pattern, in the egress direction (e.g., from the xrt94l31 to the ds3/e3/sts-1 liu ic). if the user does not intend to operate any of the three (3) channels in the ds3 mode, or if the user intends to configure the xrt94l31 to operate in the sfm mode, connect this input pin to gnd. boundary scan f5 tdo o cmos test data out: boundary scan test data output f4 tdi i ttl test data in: boundary scan test data input: n ote : this input pin should be pulled "low" for normal operation. d3 trst i ttl jtag test reset input e4 tck i ttl test clock: boundary scan clock inputnote: n ote : this input pin should be pulled "low" for normal operation. e5 tms i ttl test mode select: boundary scan mode select inputnote: n ote : this input pin should be pulled "low" for normal operation. filtering capacitors u6 rxcapp i ana - log external loop capacitor for receive pll: this pin connects to the positive side of the external capacitor, which is used to minimize jitter peaking. u5 rxcapn i ana - log external loop capacitor for receive pll: this pin connects to the negative side of the external capacitor, which is used to minimize jitter peaking. w6 rxcapp_r i anal0 og external redundant loop capacitor for receive pll: this pin connects to the positive side of the external capacitor, which is used to minimize jitter peaking. w5 rxcapn_r i ana - log external redundant loop capacitor for receive pll: this pin connects to the negative side of the external capacitor, which is used to minimize jitter peaking. miscellaneous pins pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 90 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 h5 refsel_l i ttl clock synthesizer block select: this input pin is used to configure the transmit sonet circuitry (within the xrt94l31) to use either of the following clock signals as its timing source.a. a. the directly-applied 19.44mhz clock signal, which is applied to the refttl input pin (p1) or,b. b. the output of the clock synthesizer block (within the chip). setting this input pin "high" configures the transmit sonet circuitry within the xrt94l31 to use the clock synthesizer block as its timing source. in this mode, the user can supply either a 19.44mhz, 38.88mhz, 51.84mhz or 77.76mhz clock signal to the refttl input pin. setting this input pin "low" by-passes the clock synthesizer block. in this case, the user must supply a 19.44mhz clock signal to the refttl input pin in order to insure proper performance. k4 sfm i ttl single frequency mode (sfm) select: this input pin is used to configure the three jitter attenuator (sonet/ sdh de-sync) blocks of the xrt94l31 to operate in the single-fre - quency mode (sfm). if the xrt94l31 has been configured to operate in the sfm mode, then the user only needs to supply a 12.288mhz clock signal to the refclk51 input pin. in this case, the user does not need to supply a 44.736mhz clock signal to the refclk45 input pin, nor a 34.368mhz clock signal to the refclk34 input pin. the sfm pll (within the xrt94l31) will internally synthesize the appropriate 44.736mhz, 34.368mhz or 51.84mhz clock signals, and will route these signals to the appropriate channels (within the chip) depending upon the data rate that they are configured to operate in. setting this input pin to a logic "low" disables the single-frequency mode. in this mode, the user must supply all of the appropriate frequen - cies to the refclk34, refclk45 and refclk51 input pins. setting this input pin to a logic "high" configures the xrt94l31 to oper - ate in the single-frequency mode. j3 te s t m o d e i ttl test mode input pin: connect this input pin "low" for normal operation. g2 fl_tstclk o cmos ja testing clock: this pin is used for ja testing purposes. j2 analog o ana - log analog output pin: this output analog pin is used for testing purposes. n1 vdctst1 o ana - log dc test pin: this pin is used for internal dc test, for example, it can be used to test for dc current, dc voltage. n2 vdctst2 o ana - log dc test pin: this pin is used for internal dc test, for example, it can be used to test for dc current, dc voltage. no-connect pins k1 n/c aa1 n/c pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 91 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic v3 n/c ab1 n/c aa2 n/c ac1 n/c r1 n/c ab2 n/c ac2 n/c t1 n/c ac4 n/c ab5 n/c ad4 n/c ac5 n/c ab7 n/c ac6 n/c ac22 n/c ad24 n/c ab21 n/c ac23 n/c ab23 n/c ac24 n/c aa23 n/c e24 n/c f23 n/c d24 n/c e23 n/c f21 n/c e22 n/c vdd (3.3v) pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 92 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n23 n2 5v5 h 2l2 k3 h1 l5 u4 n3 t5 m5 analog vdd pins _ pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 93 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic u3 r2 r6 c2 c1 j6 k6 w3 y3 ae1 ae2 af3 ab9 ab10 ab11 ab17 ab18 ab19 af25 ae26 w22 v22 u22 l22 k22 j22 c27 c26 b25 a25 f19 f18 f17 f11 f10 f9 a3 b3 d4 c4 digital vdd ground pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 94 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 g6 c3 a1 b1 af1 af2 aa6 ab6 ae3 ag1 ag2 ab13 ab14 ab15 ag26 af26 ab22 aa22 ae25 ag27 af27 t22 r22 p22 n22 m22 b27 b26 g22 f22 c25 a27 a26 f15 f14 f13 a2b 2f6 v2 w4 y6 y5 y4 e6 v4 r5 r3 p4 digital ground pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 95 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic v6 l6 t4 n24 n26 r4 f1 k2 g1 l1 m6 n4 t6 j1 analog ground pin description of the xrt94l31 (rev. b) pin # signal name i/o type description
xrt94l31 96 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 1.0 electrical characteristic info rmation for the xrt94l31 device 1.1 dc electrical characteristic information 1.2 ac electrical characteristic inform ation - microprocessor interface timing 1.2.1 microprocessor interface timing - asynchronous intel mode t able 1: dc c haracteristic (a pplies to all ttl-l evel i nput and cmos l evel o utput pins - a mbient t emperature = 25c) s ymbol p arameter t est c ondition m in m ax u nits vddq i/o supply voltage 3.135 3.465 v vih high-level input voltage vout 3 voh(min) 2.0 vdd + 0.3 v vil low-level input voltage vout < vol (max) -0.3 0.3*vdd v voh high-level output voltage vdd = minvin = vih ioh = -2ma 1.9 v vol low-level output voltage vdd = minvin = vil iol = 2ma 0.6 v ii input current vdd = max vin = vdd or gnd 15 ma t able 2: dc c haracteristics (a pplies to all lvpecl i nput and o utput pins ) s ymbol p arameter t est c ondition m in m ax u nits vih high-level input voltage vdd + 0.4 v vil low-level input voltage -0.4 v vicm input common mode voltage 1.0 vdd v vindiff differential input voltage 0.2 v voh high level output voltage vdd - 1.08 vdd - 0.88 v vol low-level output voltage vdd - 1.88 vdd - 1.62 v voutdiff differential output voltage 1.18 2.12 v
xrt94l31 97 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the values for t0 through t7, within this figure can be found in table 3 . n ote : the values for t0 through t7, within this figure can be found in table 3 . f igure 2. a synchronous m ode 1 - i ntel t ype p rogrammed i/o t iming (w rite c ycle ) f igure 3. a synchronous m ode 1 - i ntel t ype p rogrammed i/o t iming (r ead c ycle ) address data t5 cs ale_as a[6:0] d[7:0] rd_ds wr_r/w t 0 t 1 t 3 t 4 t 2 address data cs ale_as a[6:0] d[7:0] rd_ds wr_r/w rdy_dtack t 2 t 7 t 6 t 1 t 0 t 5
xrt94l31 98 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : test conditions: ta = 25c, vcc = 3.3v5 % and 2.5v5%, unless otherwise specified. 1.2.2 microprocessor interf ace timing - asynchronous motorola (68k) mode n ote : the values for t0 through t7 can be found in table 4 . t able 3: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the i ntel a synchronous m ode t iming d escription m in . t yp . m ax . u nits t0 address setup time to pale low 4 - - ns t1 address hold time from pale low 4 - - ns t2 prd_l, pwr_l pulse width 320 - - ns t3 data setup time to pwr_l low 0 - - ns t4 data hold time from pwr_l high 0 - - ns t5 pale low to prd_l, pwr_l low 5 - - ns t6 data invalid from prd_l high 4 - - ns t7 data valid from prdy_l low - - 0 ns t8 prdy inactive from prd_l inactive 3 9 ns f igure 4. a synchronous m ode 2 - m otorola (68k) p rogrammed i/o t iming (w rite c ycle ) address data t 0 cs ale_as a[6:0] d[7:0] rd_ds wr_r/w rdy_dtack t 2 t 3 t 4 t 1
xrt94l31 99 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the values for t0 through t7 can be found in table 4 . n ote : test conditions: ta = 25c, vcc = 3.3v5 % and 2.5v5%, unless otherwise specified. f igure 5. a synchronous m ode 2 - m otorola (68k) p rogrammed i/o t iming (r ead c ycle ) t able 4: t iming i nformation for the m icroprocessor i nterface when configured to operate in the m otorola (68k) a synchronous m ode t iming d escription m in . t yp . m ax u nits t0 address setup time to pale low 6 - - ns t1 address hold time to pale high 6 - - ns t2 data setup time to pds_l low 0 - - ns t3 data hold time to pds_l low 160 - - ns t4 pds_l high to prdy_l high (write cycle) - - 16 ns t5 prdy_l low to data valid - - 15 ns t6 pds_l high to prdy_l high (read cycle) - - 16 ns t7 prdy_l high to data invalid 3 - - ns data cs ale_as a[6:0] d[7:0] rd_ds wr_r/w rdy_dtack t 6 t 7 address t 0 t 1 t 5
xrt94l31 100 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 1.2.3 microprocessor inte rface timing - power pc 403 synchronous mode n ote : the value for t0 through t12 can be found in table 5 . f igure 6. s ynchronous m ode 3 - ibm p ower pc 403 i nterface t iming (w rite c ycle ) pclk pcs_l pa[7:0] pd[7:0] prdy prw_l poe_l t0 t1 t2 t3 t4 t5 t6 t7 address data pwe_l t8 t9
xrt94l31 101 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the value for t0 through t12 can be found in table 5 . f igure 7. s ynchronous m ode 3 - ibm p ower pc 403 i nterface t iming (w rite c ycle ) pclk pcs_l pa[7:0] pd[7:0] prdy prw_l poe_l address pwe_l data t10 t11 t12
xrt94l31 102 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : test conditions: ta = 25c, vcc = 3.3v5 % and 2.5v5%, unless otherwise specified. t able 5: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the ibm p ower pc403 m ode t iming d escription m in . t yp . m ax . u nits t0 pcs_l low to pclk high 4 - - ns t1 prw_l low to pclk high 9 - - ns t2 address setup time to pclk high 4 - - ns t3 address hold time from pclk high 2 - - ns t4 data setup time (write cycle) 4 - - ns t5 data hold time (write cycle) from pclk high 0 - - ns t6 pwe_l low to clock high 4 - - ns t7 clock high to pwe_l high from pclk high 0 - - ns t8 clock high to prdy high 4.4 - 10.5 ns t9 clock high to prdy low 4.2 - 10.4 ns t10 clock high to data valid (read cycle) - - 11 ns t11 clock high to poe_l low 11 - - ns t12 clock high to poe_l high 1.5 - 4.1 ns
xrt94l31 103 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic 1.2.4 microprocessor interfac e timing - id t3051/52 mode n ote : the values for t0 through t11 can be found in table 6 . f igure 8. s ychronous m ode 4 - idt3051/52 i nterface t iming (w rite c ycle ) pclk pcs_l pa[7:0] pd[7:0] prdy_l pwr_l prd_l t0 t1 t2 t3 t4 t5 t6 data pdben_l pale address
xrt94l31 104 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the values for t0 through t11 can be found in table 6 . f igure 9. s ychronous m ode 4 - idt3051/52 i nterface t iming (r ead c ycle ) t able 6: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the ibm p ower pc403 m ode t iming d escription m in . t yp . m ax u nits t0 pcs_l low to clock high 6 - - ns t1 pale high to clock high 1 - - ns t2 clock high to pale low 6 - - ns t3 data setup time (write cycle) - - n/n ns t4 data hold time (write cycle) - - n/n ns t5 clock high to prdy_l low - - 11 ns t6 clock high to pwr_l high 6 - - ns t7 clock high to data valid (read cycle) - - n/n ns t8 clock high to prdy_l high - - 11 ns t9 prdy_l high to data invalid 0 - - ns t7 t8 t9 pclk pcs_l pa[7:0] pd[7:0] prdy_l pwr_l prd_l t5 pdben_l pale address t10 t11 data
xrt94l31 105 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : test conditions: ta = 25c, vcc = 3.3v5 % and 2.5v5%, unless otherwise specified. 1.2.5 microprocessor interf ace timing - mpc860 mode t10 clock high to prd_l high 11 - - ns t11 clock high to pdben_l high 10 - - ns f igure 10. mpc860 m ode - t iming (w rite c ycle ) t able 6: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the ibm p ower pc403 m ode t iming d escription m in .t yp .m ax u nits pclk cs* r/w* a[14:0] d[7:0] we* oe* ta* target address data to be written t0 t2 t3 t4 t5 t6 t7 t8 t9
xrt94l31 106 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the value for t0 through t9 can be found in table 7 . n ote : test conditions: ta = 25c, vcc = 3.3v5 % and 2.5v5%, unless otherwise specified. f igure 11. mpc860 m ode - t iming (r ead c ycle ) t able 7: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the mpc860 m ode t iming d escription m in . t yp . m ax u nits t0 pcs* low to pclk high set-up time 4 - - ns t1 oe* low to pclk high set-up time 4 ns t2 a[14:0] set-up time to rising edge of pclk 4 ns t3 a[14:0] hold time from rising edge of pclk 2 ns t4 data setup time to rising edge of pclk (write cycle) 4 - n/a ns t5 data hold time from rising edge of pclk (write cycle) 0 - n/a ns t6 r/w* active hold-time from rising edge of pclk 4 ns t7 we* active hold-time from rising edge of pclk 0 ns t8 rising edge of pclk to ta* active (low) delay 4.13 - 10.07 ns t9 rising edge of pclk to ta* in-active (high) delay 4.31 - 10.09 ns t10 oe* inactive to data invalid delay 1.66 4.33 ns pclk cs* r/w* a[14:0] d[7:0] we* oe* ta* target address valid data t0 t1 t2 t3 t8 t9
xrt94l31 107 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic 1.3 sts-3/stm-1 telecom bus in terface timing information 1.3.1 sts-3/stm-1 telecom bus interface timing information this section presents the timing requirements for the st s-3/stm-1 telecom bu s interface. in particular this section prsents the following. 1. identifies which edge of txa_clk in which the txa_d[7:0], txa_pl, txa_c1j1, txa_alarm and txa_dp output pins are updated on. 2. the clock to output delays (from the rising edge of txa_clk to the instant that the txa_d[7:0], txa_pl, txa_c1j1, txa_alarm and txa_dp output pins are updated. 3. identifies which edge of rxd_clk that the rxd_d[7:0], rxd_pl, rxd_c1j1, rxd_alarm and rxd_dp input pins are sampled on. 4. the set-up time requirements (from an update in the rxd_d[7:0], rxd_pl, rxd_c1j1, rxd_alarm and rxd_dp input signals to the rising edge of rxd_clk). 5. the hold-time requirements (from the rising edge of rxd_clk to a change in the rxd_d[7:0], rxd_pl, rxd_c1j1, rxd_alarm and rxd_dp input signals) 1.3.1.1 the transmit sts-3/stm-1 telecom bus interface timing in the transmit sts-3/stm-1 telecom bus interface, all of the signals (which are output via this bus interface) are updated upon the rising edge of txa_clk (19.44mhz clock signal). figures 12 and 13 presents an illustration of the waveforms of t he signals that will be output via the transmit sts-3/stm-1 telecom bus interface, as well as the timing parameter (t1). n ote : the value for t1 can be found in table 8 . the txsbfp input signal is sampled upon the rising e dge of txa_clk by the transmit sts-3/stm-1 telecom bus interface circuitry, as illustrated below in figure 13 . f igure 12. a n i llustration of the w aveforms of the s ignals that are output via the t ransmit sts-3/ stm-1 t elecom b us i nterface . t1 txa_clk txa_d[7:0] txa_pl txa_c1j1 a2 c1 c1 j1 data j1
xrt94l31 108 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the value for t4, t5, t5a and t5b can be found in table 8 . 1.3.1.2 the receive sts-3/stm-1 telecom bus interface timing in the receive sts-3/stm-1 telecom bus interface, all of the signals (which are input via this bus interface) are sampled upon the rising edge of rxd_clk (19.44mhz clock signal). figure 14 presents an illustration of the waveforms and the timi ng parameters (t2 and t3) of the signals that will be received by the receive sts-3/stm-1 telecom bus interface. f igure 13. a n i llustration of the timing relationships between the t x sbfp input pin and the t x a_clk output pin within the t ransmit sts-3/stm-1 t elecom b us i nterface t able 8: t iming i nformation for the t ransmit sts-3/stm-1 t elecom b us i nterface s ymbol d escription m in . t yp . m ax . t1 rising edge of txa_clk to updates in txa_d[7:0], txa_pl, txa_c1j1 and txa_dp 1.7ns 7.7ns t4 txsbfp set-up time to rising edge of txa_clk 8.5ns t5 txa_clk rising edge to txsbfp hold time 0ns t5a txsbfp set-up time to rising edge of refclk 5ns t5b rising edge of refclk to txsbfp hold time 0ns t4 txa_d[7:0] txsbfp data a1 a1 data data data txa_clk t5 refclk t5a t5b
xrt94l31 109 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the value for t2 and t3 can be found in table 9 . 1.3.2 sts-3/stm-1 pecl inte rface timing information 1.3.2.1 the receive sts-3/stm-1 pecl interface timing the receive sts-3/stm-1 pecl interface block samples the incoming sts-3/stm-1 signal (which is present on the rxl_data_p/rxl_data_n input pins) upon the ri sing edge of the rxl_clk l_p/rxl_clkl_n input clock signal. f igure 14. a n i llustration of the w aveforms of the s ignals that are i nput via the r eceive sts-3/ stm-1 t elecom b us i nterface t able 9: t iming i nformation for the r eceive sts-3/stm-1 t elecom b us i nterface s ymbol d escription m in . t yp . m ax . t2 rxd_d[7:0], rxd_pl, rxd_c1 j1, rxd_alarm and rxd_dp to falling edge of rxd_clk set-up time requirements 4 ns t3 falling edge of rxd_clk to rxd_d[7:0], rxd_pl, rxd_c1j1, rxd_alarm and rxd_dp hold time requirements 0 ns rxd_clk rxd_d[7:0] rxd_pl rxd_c1j1 a2 c1 c1 j1 data data t2 t3
xrt94l31 110 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : table 10 presents information on the timing parameters for the receive sts- 3/stm-1 pecl interface these timing requirements apply to both the primary and the redundant receive sts-3/stm-1 pecl interface blocks. 1.3.3 ds3/e3/sts-1 liu inte rface timing information 1.3.3.1 ingress ds3/e3/sts-1 interface timing the user should be aware of the following things about the ingress ds3/e3/s ts-1 interface timing. 1. if a given channel is configured to operate in the ds 3/e3 mode, then the ds3/e3 framer block can be configured to sample the ds3/e3/sts_1_data_in and the ds3/e3/sts_1_neg_in input pins upon either the rising or falling e dge of ds3/e3/sts_1_clock. 2. if a given channel is configured to operate in th e sts-1/stm-0 mode, then the receive sts-1 toh processor block will be operating in the single-ra il mode (e.g., the receive sts-1 toh processor block will only sample the ds3/e3/sts_1_data_in in put signal. it will no t sample the ds3/e3/ sts_1_neg_in input signal. 3. further, if a given channel is configured to operate in the sts-1/stm-0 mode, then the receive sts-1 toh processor block can be configured to samp le the ds3/e3/sts_1_data_in input signal, upon either the rising or falling edge of ds3/e3/sts_1_clock_in. f igure 15. a n i llustration of the w aveforms of the s ignals that are i nput via the r eceive sts-3/ stm-1 pecl i nterface t able 10: t iming i nformation for the r eceive sts-3/stm-1 pecl i nterface s ymbol d escription m in . t yp . m ax . t6 rxl_data to rising edge of rxl_clkl set-up time requirements 200ps t7 rising edge of rxl_clkl to rxl_data hold time requirements 200ps rxl_clkl_p rxl_clkl_n rxl_data_n rxl_data_p t6 t7
xrt94l31 111 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the values for t9 and t10 are presented in tables 11 , 12 , 13 and 14 . 1.3.4 ingress timing for ds3/e3 applications table 11 presents information on the timing parameters for the ds3/e3/sts-1 liu interface signals (in the ingress direction) for ds3/e3 applications, and when t he ds3/e3 framer block has been configured to sample the ds3/e3/sts_1_data_in and ds3/e3/sts_1_neg_in signals upon the rising edge of ds3/e3/ sts_1_clock_in. table 12 presents information on the timing parameters for the ds3/e3/sts-1 liu interface signals (in the ingress direction) for ds3/e3 applications, and when t he ds3/e3 framer block has been configured to sample the ds3/e3/sts_1_data_in and ds3/e3/sts_1_neg_in signals upon the falling edge of ds3/e3/ sts_1_clock_in. f igure 16. a n i llustration of the w aveforms of the ds3/e3/sts-1 signals that are input to the ds3/ e3/sts-1 liu i nterface ( in the i ngress d irection ) t able 11: t iming i nformation for the i ngress ds3/e3/sts-1 liu i nterface for ds3/e3 a pplications ( rising edge of ds3/e3/sts_1_clock_in) s ymbol d escription m in . t yp . m ax . t9 ds3/e3/sts_1_data_in and ds3/e3/sts_1_neg_in to rising edge of ds3/e3/sts_1_clock_in set-up time requirements 4ns t10 rising edge of ds3/e3/sts_1_clock_in to ds3/e3/sts_1_data_in and ds3/e3/sts_1_neg_in hold time requirements 0ns t able 12: t iming i nformation for the i ngress ds3/e3/sts-1 liu i nterface for ds3/e3 a pplications ( falling edge of ds3/e3/sts_1_clock_in) s ymbol d escription m in . t yp . m ax . t9 ds3/e3/sts_1_data_in and ds3/e3/sts_1_neg_in to falling edge of ds3/e3/sts_1_clock_in set-up time requirements 4ns t10 falling edge of ds3/e3/sts_1_clock_in to ds3/e3/sts_1_data_in and ds3/e3/sts_1_neg_in hold time requirements 0ns ds3/e3/sts_1_data_in ds3/e3/sts_1_clock_in ds3/e3/sts_1_neg_in t9 t10
xrt94l31 112 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 1.3.5 ingress timing for st s-1/stm-0 applications table 13 presents information on the timing parameters for the ds3/e3/sts-1 liu interface signals (in the ingress direction) for sts-1/stm-0 applications and when the receive sts-1 toh processor block has been configured to sample the ds3/e3/sts_1_data_in signal upon the rising edge of ds3/e3/ sts_1_clock_in. table 14 presents information on the timing parameters for the ds3/e3/sts-1 liu interface signals (in the ingress direction) for sts-1/stm-0 applications and when the receive sts-1 toh processor block has been configured to sample the ds3/e3/sts_1_data_in signal upon the falling edge of ds3/e3/ sts_1_clock_in. 1.3.6 the egress ds3/e3/sts-1 interface timing the user should be aware of the followings things about the egress ds3/e3/sts-1 interface timing. a. if a given channel is configured to operate in the ds3/e3 mode, then the ds3/e3 framer block can be configured to output the outbound ds3/e3 data (via the ds3/e3/sts_1_data_out and ds3/e3/ sts_1_neg_out output pins ) upon either the rising or fallin g edge of ds3/e3/sts_1_clock_out. b. if a given channel is configured to operate in the sts-1/stm-0 mode, then the transmit sts-1 toh processor block will be operating in the single-rail mode (e.g., the tr ansmit sts-1 toh processor block will output all outbou nd sts-1/stm-0 data via the ds3/e3/sts_1_data_out output pin. no data will be output via the ds3/e3/sts _1_neg_out output pin). c. further, if a given channel is configured to oper ate in the sts-1/stm-0 mode, then the transmit sts-1 toh processor block can be configured to output the outbound sts-1/stm-0 data (via the ds3/e3/ sts_1_data_out pin) either u pon the rising or falling edge of ds3/e3/sts_1_clock_out. the timing diagram for the egress ds3/e3/sts-1 interface is presented below in figure 17 . t able 13: t iming i nformation for the i ngress ds3/e3/sts-1 liu i nterface for sts-1/stm-0 a pplications ( rising edge of ds3/e3/sts_1_clock_in) s ymbol d escription m in . t yp . m ax . t9 ds3/e3/sts_1_data_in to rising edge of ds3/e3/sts_1_clock_in set-up time requirements 4ns t10 rising edge of ds3/e3/sts_1_clk_in to ds3/e3/sts_1_data_in and ds3/e3/sts_1_clock_in hold time requirements 0ns t able 14: t iming i nformation for the i ngress ds3/e3/sts-1 liu i nterface for sts-1/stm-0 a pplications ( falling edge of ds3/e3/sts_1_clock_in) s ymbol d escription m in . t yp . m ax . t9 ds3/e3/sts_1_data_in to falling edge of ds3/e3/sts_1_clock_in set-up time requirements 4ns t10 falling edge of ds3/e3/sts_1_clk_in to ds3/e3/sts_1_data_in and ds3/e3/sts_1_clock_in hold time requirements 0ns
xrt94l31 113 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the value for t11 is presented in tables 15 , 16 , 17 .and 18 1.3.7 egress timing for ds3/e3 applications table 15 presents information on the timing parameters fo r the ds3/e3/sts-1 liu interface signals (in the egress direction) for ds3/e3 applications and when th e ds3/e3 framer block has been configured to output the outbound ds3/e3 data (via the ds3/e3/sts_1_d ata_out and ds3/e3/sts_1_neg_out signal upon the rising edge of ds3/e3/sts_1_clock_out. table 16 presents information on the timing parameters fo r the ds3/e3/sts-1 liu interface signal (in the egress direction) for ds3/e3 applications and when th e ds3/e3 framer block has been configured to output the outbound ds3/e3 data (via the ds3/e3/sts_1_d ata_out and ds3/e3/sts_1_neg_out signals upon the falling edge of ds3/e3/sts_1_clock_out. 1.3.8 egress timing for st s-1/stm-0 applications table 17 presents information on the timing parameters for the ds3/e3/sts-1 liu interface signals (in the egress direction) for sts-1/ stm-0 applications and when the transmit sts-1 toh processor block has been configured to output the ds3/e3/sts_1_data_out signal upon the rising edge of ds3/e3/ sts_1_clock_out. f igure 17. a n i llustration of the w aveforms of the ds3/e3/sts-1 signals that are output from the ds3/e3/sts-1 liu i nterface ( in the r eceive /e gress d irection ) t able 15: t iming i nformation for the e gress ds3/e3/sts-1 liu i nterface for ds3/e3 a pplications ( rising edge of ds3/e3/sts_1_clock_out) s ymbol d escription m in . t yp . m ax . t11 rising edge of ds3/e3/sts_1_clk_out to ds3/e3/sts_1_data_out & ds3/e3/sts_1_neg_out output delay 2.1ns 7.8ns t able 16: t iming i nformation for the e gress ds3/e3/sts-1 liu i nterface for ds3/e3 a pplications ( falling edge of ds3/e3/sts_1_clock_out) s ymbol d escription m in . t yp . m ax . t11 rising edge of ds3/e3/sts_1_clk_out to ds3/e3/sts_1_data_out & ds3/e3/sts_1_neg_out output delay 1.6ns 6.5ns ds3/e3/sts_1_data_out ds3/e3/sts_1_clock_out ds3/e3/sts_1_neg_out t11
xrt94l31 114 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 1.3.9 egress timing for sts-1/st m-0 applications (continued) table 18 presents information on the timing parameters for the ds3/e3/sts-1 liu interface signals (in the egress direction) for sts-1/ stm-0 applications and when the transmit sts-1 toh processor block has been configured to output the ds3/e3/sts_1_data_out signal upon the falling edge of ds3/e3/ sts_1_clock_out. 1.4 sts-1/stm-0 telecom bus in terface timing information sts-1/stm-0 telecom bus inte rface timing information this section presents the timing requirements for the st s-1/stm-0 telecom bu s interface. in particular this section indicates the following. a. identifies which edge of rxd_clk in which th e rxd_d[7:0], rxd_pl, rxd_c1j1, rxd_alarm and rxd_dp output pins are updated on. b. the clock to output delays (from the rising edge of rxd_clk to the instant that the rxd_d[7:0], rxd_pl, rxd_c1j1, rxd_alarm and rxd_dp output pins are updated. c. identifies which edge of txa_clk that the txa_d[ 7:0], txa_pl, txa_c1j1 and txa_dp input pins are sampled on. d. the set-up time requirements (from an update in the txa_d[7:0], txa_pl, txa_c1j1, txa_alarm and txa_dp input signals to the rising edge of txa_clk). e. the hold-time requirements (from the rising edge of txa_clk to a change in the txa_d[7:0], txa_pl, txa_c1j1, txa_alarm and txa_dp input signals) 1.4.1 some notes about the sts-1/stm-0 telecom bus interface 1. in contrast to the names that are given to the transmit and receive sts-3/stm-1 telecom bus interface, the transmit sts-1/stm- 0 telecom bus interface will have t he responsibility of receiving (in lieu of transmitting) sts-1/stm-0 data from some re mote entity over a telecom bus interface that is clocked at 6.48mhz. likewise , the receive sts-1/stm-0 teleco m bus interface will have the responsibility of transmitting (in lieu of rece iving) sts-1/stm-0 data to so me remote entity over a telecom bus interface that is also clocked at 6.48mhz. 2. the sts-1/stm-0 telecom bus interface, associated with channel 0 can be configured to operate as either an sts-1/stm-0 or an sts-3/stm-1 telecom bus interface. timing information for either of these modes will be presented in this section. 1.4.2 the receive sts-1/stm-0 telecom bus interface timing in the receive sts-1/stm-0 telecom bus interface, all of the si gnals (which are output via this bus interface) are updated upon the rising edge of rxd_clk (6.48mhz clock signal). t able 17: t iming i nformation for the e gress ds3/e3/sts-1 liu i nterface for sts-1/stm-0 a pplications a pplications ( rising edge of ds3/e3/sts_1_clock_out) s ymbol d escription m in . t yp . m ax . t11 rising edge of ds3/e3/sts_1_clk_out to ds3/e3/sts_1_data_out output delay 0ns 4.5ns t able 18: t iming i nformation for the e gress ds3/e3/sts-1 liu i nterface for sts-1/stm-0 a pplications a pplications ( falling edge of ds3/e3/sts_1_clock_out) s ymbol d escription m in . t yp . m ax . t11 rising edge of ds3/e3/sts_1_clk_out to ds3/e3/sts_1_data_out output delay 0ns 3.3ns
xrt94l31 115 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic figure 18 presents an illustration of the wa veforms of the signals that will be output via the receive sts-1/ stm-0 telecom bus interface along with the timing parameter (t12). n ote : the value for t12 can be found in table 19 . 1.4.3 the receive sts-1/stm-0 telecom bus interface timing (for channel 0 when configured to operate in the sts-3/stm-1 mode) in the receive sts-1/stm-0 telecom bus interface, all of the signals (which are output via this bus interface) are updated upon the rising edge of rxd_clk (19.44mhz clock signal). figure 19 presents an illustration of the wa veforms of the signals that will be output via the receive sts-1/ stm-0 telecom bus interface, associated with channel 0, whenever it is configured to operate in the sts-3/ stm-1 mode. f igure 18. a n i llustration of the w aveforms of the s ignals that are output via the r eceive sts-1/ stm-0 t elecom b us i nterface t able 19: t iming i nformation for the r eceive sts-1/stm-0 t elecom b us i nterface s ymbol d escription m in . t yp . m ax . t12 rising edge of rxd_clk to updates in rxd_d[7:0], rxd_pl, rxd_c1j1, rxd_alarm and rxd_dp 0ns 9.4ns t12 rxd_clk rxd_d[7:0] rxd_pl rxd_c1j1 a2 c1 c1 j1 data j1
xrt94l31 116 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 table 20 presents information on the timing parameters for the receive sts-1/stm-0 telecom bus interface (when configured to operate in the sts-3/stm-1 mode). 1.4.4 the transmit sts-1/stm-0 telecom bus interface timing in the transmit sts-1/stm-0 telecom bus interface, all of the signals (which are input via this bus interface) are sampled upon the rising edge of txa_clk (6.48mhz clock signal). figure 20 presents an illustration of the wave forms and the timing parameters (t 13 and t14) of the signals that will be received by the transmit sts-1/stm-0 teleco m bus interface. f igure 19. a n i llustration of the w aveforms of the s ignals that are output via the r eceive sts-1/ stm-0 t elecom b us i nterface ( for c hannel 0) when configured to operate in the sts-3/stm-1 m ode t able 20: t iming i nformation for the r eceive sts-1/stm-0 t elecom b us i nterface ( when configured to operate in the sts-3/stm-1 m ode ) s ymbol d escription m in . t yp . m ax . t12 rising edge of rxd_clk to updates in rxd_d[7:0], rxd_pl, rxd_c1j1, rxd_alarm and rxd_dp 1.7ns 7.7ns t12 rxd_clk rxd_d[7:0] rxd_pl rxd_c1j1 a2 c1 c1 j1 data j1
xrt94l31 117 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the value for t13 and t14 can be found in table 21 . 1.4.5 the transmit sts-1/stm-0 telecom bus interf ace timing (for channel 0 when configured to operate in the sts-3/stm-1 mode) in the transmit sts-1/stm-0 telecom bus interface (associ ated with channel 0) all of the signals (which are input via this bus interface) are sampled upon th e rising edge of txa_clk (19.44mhz clock signal). figure 21 presents an illustration of the wave forms and the timing parameters (t 13 and t14) of the signals that will be received by the transmit sts-1/stm-0 teleco m bus interface. f igure 20. a n i llustration of the w aveforms of the s ignals that are i nput via the t ransmit sts-1/ stm-0 t elecom b us i nterface t able 21: t iming i nformation for the t ransmit sts-1/stm-0 t elecom b us i nterface s ymbol d escription m in . t yp . m ax . t13 txa_d[7:0], txa_pl, tx a_c1j1, txa_alarm and txa_dp to rising edge of txa_clk set-up time requirements 4ns t14 rising edge of txa_clk to txa_d[7: 0], txa_pl, txa_ c1j1, txa_alarm and txa_dp hold time requirements 0 ns txa_clk txa_d[7:0] txa_pl txa_c1j1 a2 c1 c1 j1 data data t13 t14
xrt94l31 118 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the value for t13 and t14 can be found in table 22 . 1.5 transmit toh overhead input port the transmit toh overhead input port is used to insert the users own value for the toh bytes into the outbound sts-3/stm-1 data-stream. n ote : the txtohins and the txtoh input pins are sampled (by the transmit toh overhead input port) upon the rising edge of txtohclk. all of the remaining signals (e.g ., txtohframe and txtohenable) are updated upon the falling edge of txtohclk. the timing wave-form and information for the trans mit toh overhead input port is presented below. f igure 21. a n i llustration of the w aveforms of the s ignals that are i nput via the t ransmit sts-1/ stm-0 t elecom b us i nterface associated with c hannel 0 ( when configured to operate in the sts-3/ stm-1 m ode ) t able 22: t iming i nformation for the t ransmit sts-1/stm-0 t elecom b us i nterface , for c hannel 0 when it has been configured to operate in the sts-3/stm-1 m ode s ymbol d escription m in . t yp . m ax . t13 txa_d[7:0], txa_pl, tx a_c1j1, txa_alarm and txa_dp to rising edge of txa_clk set-up time requirements 4ns t14 rising edge of txa_clk to txa_d[7: 0], txa_pl, txa_ c1j1, txa_alarm and txa_dp hold time requirements 0 ns txa_clk txa_d[7:0] txa_pl txa_c1j1 a2 c1 c1 j1 data data t13 t14
xrt94l31 119 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the values for t15, t16 and t17 can be found in table 23 . 1.6 transmit poh overhead input port the transmit poh overhead input port is used to insert the users own value for the poh bytes into either the outbound sts-1 spe data-stream (which is output via the tr ansmit sts-3/stm-1 data-stream or via the outbound sts-1 spe data -stream (which is output via the transmit sts-1 data-stream). n ote : the txpohins and the txpoh input pi ns are sampled (by the transmit poh overhead input port) upon the rising edge of txpohclk. all of the remaining signals (e.g ., txpohframe and txpohenable) are updated upon the falling edge of txpohclk. the timing wave-form and information for the transm it poh overhead input port is presented below. f igure 22. i llustration of t iming w ave - form of the t ransmit toh o verhead i nput p ort t able 23: t iming i nformation for the t ransmit toh o verhead i nput p ort s ymbol d escription m in . t yp . m ax . t15 falling edge of txtohclk to rising edge of txtohframe and txtohen - able output delay -0.5ns 0.6ns t16 txtohins to rising edge of txtohclk set-up time 4ns t17 txtoh data to rising edge of txtohclk set-up time 4ns txtoh txtohins txtohclk txtohframe txtohenable t15 t16 t17
xrt94l31 120 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the values for t18, t19 and t20 can be found in table 24 . 1.7 transmit orderwire (e1, f1, e2) byte overhead input port the transmit order-wire byte overhead input port provid es a dedicated port for the user to insert his/her own value for the e1, f1 and e2 bytes within the outbound sts-3/stm-1 data-stream. the user should note that the txe1f1e2 input pin is sampled (by the transmit or der-wire byte overhead input port) upon the rising edge of txtohclk. all of the remaining signals (e.g ., txe1f1e2enable, txe1f1e2frame) are updated upon the falling edge of txtohclk. the timing wave-form and information for the tr ansmit order-wire byte overhead input port is presented below. f igure 23. i llustration of t iming w ave - form of the t ransmit poh o verhead i nput p ort t able 24: t iming i nformation for the t ransmit poh o verhead i nput p ort s ymbol d escription m in . t yp . m ax . t18 falling edge of txpohclk to rising edge of txpohframe and txpohvalid output delay -0.3ns 0.2ns t19 txpohins to rising edge of txpohclk set-up time 4ns t20 txpoh data to rising edge of txpohclk set-up time 4ns txpoh txpohins txpohclk txpohframe txpohenable t18 t19 t20
xrt94l31 121 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the values for t21 and t22 can be found in table 25 . 1.8 transmit section dcc insertion input port the transmit section dcc insertion input port provides a dedicated port for the user to insert his/her own value for the d1, d2 and d3 bytes within the outbound sts-3/stm-1 data-stream. the user should note that the txsdcc input pin is sampled (by the transmit section dcc insertion input port) upon the rising edge of txtohclk. the txsdccenable output signal is updated upon the falling edge of txtohclk. the timing wave-form and information for the transmit section dcc insertion input port is presented below. f igure 24. i llustration of the t iming w ave - form of the t ransmit o rder -w ire b yte o verhead i nput p ort t able 25: t iming i nformation for the t ransmit o rder -w ire b yte o verhead i nput p ort s ymbol d escription m in . t yp . m ax . t21 falling edge of txtohclk to rising edge of txe1f1f2enable and txe1f1f2frame -0.5ns 0ns t22 txe1f1f2 data to rising edge of txtohclk set-up time 4ns txe1f1e2 txtohclk txe1f1e2fr txe1f1e2enb t21 t22
xrt94l31 122 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the values for t23 and t24 can be found in table 26 . 1.9 transmit line dcc insertion input port the transmit section dcc insertion input port provides a dedicated port for the user to insert his/her own value for the d4 through d12 bytes within the outbound sts-3/stm-1 data-stream. the user should note that the txldcc input pin is sampled (by the transmit sect ion dcc insertion input port) upon the rising edge of txtohclk. the txldccenable output signal is upda ted upon the falling edge of txtohclk. the timing wave-form and information for the transmit line dcc insertion input port is presented below. f igure 25. i llustration of the t iming w ave - form of the t ransmit s ection dcc o verhead i nsertion p ort t able 26: t iming i nformation for the t ransmit o rder -w ire b yte o verhead i nput p ort s ymbol d escription m in . t yp . m ax . t23 falling edge of txtohclk to rising edge of txsdccenable output delay -0.4ns 0.1ns t24 txsdcc data to rising edge of txtohclk set-up time 4ns txsdcc txsdccenb txtohclk t23 t24
xrt94l31 123 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the values for t25 and t26 can be found in table 27 1.10 receive toh overhead output port the receive toh overhead output port is used to extrac t out the values of the toh bytes within the incoming sts-3/stm-1 data-stream. all of the receive toh over head output port signals are updated upon the falling edge of rxtohclk. the timing wave-form and inform ation for the receive toh overhead output port is presented below. f igure 26. i llustration of the t iming w ave - form of the t ransmit l ine dcc i nsertion i nput p ort t able 27: t iming i nformation for the t ransmit l ine dcc i nsertion i nput p ort s ymbol d escription m in . t yp . m ax . t25 falling edge of txtohclk to rising edge of txldccenable -0.5ns 0.2ns t26 txldcc data to rising edge of txtohclk set-up time 4ns txldcc txldccenb txtohclk t25 t26
xrt94l31 124 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the values for t27 and t28 can be found in table 28 . 1.11 receive poh overhead output port the receive poh overhead output port is used to extract out the values of the poh bytes within the incoming sts-3/stm-1 data-stream. all of the receiv e poh overhead output port signals are updated upon the falling edge of rxpohclk. the timing wave-form and information fo r the receive poh overhead output port is presented below. f igure 27. i llustration of the t iming w ave - form of the r eceive toh o verhead o utput p ort t able 28: t iming i nformation for the r eceive toh o verhead o utput p ort s ymbol d escription m in . t yp . m ax . t27 falling edge of rxtohclk to rising edge of rxtohframe and rxtohvalid -0.5ns 0.4ns t28 falling edge of rxtohclk to rxtoh output delay -0.5ns 0.5ns rxtoh rxtohclk rxtohframe rxtohvalid t27 t28
xrt94l31 125 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the values for t29 and t30 can be found in table 29 . 1.12 receive orderwire (e1, f1, e2) bytes overhead output port the receive order-wire byte overhead output port provid es a dedicated port for the user to extract out the order-wire (e.g., the e1, f1 and e2) bytes from that within the incoming sts-3/stm-1 data-stream. the user should note that all of th e output signals (of this port) are updated upon the falling edge of rxtohclk. the timing wave-form and information for the receive order- wire byte overhead output port is presented below. f igure 28. i llustration of the t iming w ave - form of the r eceive poh o verhead o utput p ort t able 29: t iming i nformation for the r eceive poh o verhead o utput p ort s ymbol d escription m in . t yp . m ax . t29 falling edge of rxpohclk to rising edge of rxpohframe and rxpohvalid -0.3ns 0ns t30 falling edge of rxpohclk to rxpoh output delay -0.3ns 0ns rxpoh rxpohclk rxpohframe rxpohvalid t29 t30
xrt94l31 126 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the values for t31 and t32 can be found in table 30 . 1.13 receive section dcc extraction output port the receive section dcc output port provides a dedicate d port for the user to ex tract out the section dcc (e.g., d1, d2 and d3) bytes from that within the incoming sts-3/stm-1 data-stream. the user should note that all of the output signals (of this port) are updated upon the falling edge of rxtohclk. the timing wave- form and information for the receive sect ion dcc output port is presented below. f igure 29. i llustration of the t iming w ave - form of the r eceive o rder -w ire b yte o verhead o utput p ort t able 30: t iming i nformation for the r eceive o rder -w ire b yte o verhead o utput p ort s ymbol d escription m in . t yp . m ax . t31 falling edge of rxtohclk to rising edge of rxe1f1e2frame and rxe1f1e2valid -0.6ns 0.4ns t32 falling edge of rxtohclk to rxe1f1e2 output delay 0.1ns 0.3ns rxe1f1e2 rxtohclk rxe1f1e2fr rxe1f1e2val t31 t32
xrt94l31 127 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic n ote : the values for t34 and t34 can be found in table 31 . 1.14 receive line dcc extraction output port the receive line dcc output port provides a dedicated po rt for the user to extract out the line dcc (e.g., d4 through d12) bytes from that within the incoming sts-3/ stm-1 data-stream. the user should note that all of the output signals (of this port) are updated upon th e falling edge of rxtohclk. the timing wave-form and information for the receive line dcc output port is presented below. f igure 30. i llustration of the t iming w ave - form of the r eceive s ection dcc o utput p ort t able 31: t iming i nformation for the r eceive s ection dcc o utput p ort s ymbol d escription m in . t yp . m ax . t33 falling edge of rxtohclk to rising edge of rxsdccvalid 0ns 0.5ns t34 falling edge of rxtohclk to rxsdcc output delay 0ns 0.4ns f igure 31. i llustration of the t iming w ave - form of the r eceive l ine dcc o utput p ort rxsdcc rxtohclk rxsdccval t33 t34 rxldcc rxtohclk rxldccval t35 t36
xrt94l31 128 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 n ote : the values for t35 and t36 can be found in table 32 . t able 32: t iming i nformation for the r eceive l ine dcc o utput p ort s ymbol d escription m in . t yp . m ax . t35 falling edge of rxtohclk to rising edge of rxldccvalid -0.2ns 0.4ns t36 falling edge of rxtohclk to rxldcc output delay 0ns 0.04ns
xrt94l31 129 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic package outline drawing 504 t ape b all g rid a rray (35 mm x 35 mm - tbga) f igure 32. 94l31 p ackage o utline d rawing b ottom v iew (a1 corner feature is mfgr option) symbol min max min max a 0.051 0.067 1.30 1.70 a1 0.020 0.028 0.50 0.70 a2 0.031 0.039 0.80 1.00 d 1.370 1.386 34.80 35.20 d1 1.300 bsc 33.02 bsc b 0.024 0.035 0.60 0.90 e 0.050 bsc 1.27 bsc p 0.006 0.012 0.15 0.30 inches millimeters note: the control dimension is in millimeter.
xrt94l31 i 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 table of contents general description ......... ................ ................ ................. .............. .............. .......... 1 applications ........... ................ ................ ................ ................. ................ ............. .......... ....................... 1 features ....................................................................................................................... .......................... 1 f igure 1. b lock d iagram of the xrt94l31 ...................................................................................................................... ......... 2 ordering information........................................................................................................... ............ 2 pin description of the xrt94l31 (r ev . b) ........................................................................................ 3 1.0 electrical characteristic in formation for the xrt94l31 device ............................ 96 1.1 dc electrical characteristic info rmation ......... .............. .............. .............. ........... ............ ......... 96 t able 1: dc c haracteristic (a pplies to all ttl-l evel i nput and cmos l evel o utput pins - a mbient t emperature = 25c) 96 t able 2: dc c haracteristics (a pplies to all lvpecl i nput and o utput pins ) ..................................................................... 96 1.2 ac electrical characteristic information - microprocessor interface timing .......... 96 1.2.1 microprocessor interface timing - asynchronous intel mode........................................................ 96 f igure 2. a synchronous m ode 1 - i ntel t ype p rogrammed i/o t iming (w rite c ycle ) ......................................................... 97 f igure 3. a synchronous m ode 1 - i ntel t ype p rogrammed i/o t iming (r ead c ycle )........................................................... 97 t able 3: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the i ntel a synchronous m ode .............................................................................................................................. ............................................. 98 1.2.2 microprocessor interface timing - a synchronous motorola (68k) mode ................................... 98 f igure 4. a synchronous m ode 2 - m otorola (68k) p rogrammed i/o t iming (w rite c ycle )................................................ 98 f igure 5. a synchronous m ode 2 - m otorola (68k) p rogrammed i/o t iming (r ead c ycle ) ................................................. 99 t able 4: t iming i nformation for the m icroprocessor i nterface when configured to operate in the m otorola (68k) a syn - chronous m ode .............................................................................................................................. ............................ 99 1.2.3 microprocessor interface timing - power pc 403 synchronous mode ........................................ 100 f igure 6. s ynchronous m ode 3 - ibm p ower pc 403 i nterface t iming (w rite c ycle )....................................................... 100 f igure 7. s ynchronous m ode 3 - ibm p ower pc 403 i nterface t iming (w rite c ycle )....................................................... 101 t able 5: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the ibm p ower pc403 m ode 102 1.2.4 microprocessor interface timing - idt3051/52 mode ........................................................................ ..... 103 f igure 8. s ychronous m ode 4 - idt3051/52 i nterface t iming (w rite c ycle )..................................................................... 103 f igure 9. s ychronous m ode 4 - idt3051/52 i nterface t iming (r ead c ycle ) ...................................................................... 104 t able 6: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the ibm p ower pc403 m ode 104 1.2.5 microprocessor interface timing - mpc860 mode ............................................................................ ...... 105 f igure 10. mpc860 m ode - t iming (w rite c ycle ) .................................................................................................................. 105 f igure 11. mpc860 m ode - t iming (r ead c ycle ).................................................................................................................... 106 t able 7: t iming i nformation for the m icroprocessor i nterface , when configured to operate in the mpc860 m ode . 106 1.3 sts-3/stm-1 telecom bus interface timing information ........................................................... 107 1.3.1 sts-3/stm-1 telecom bus interface timing information ..................................................................... . 107 1.3.1.1 t he t ransmit sts-3/stm-1 t elecom b us i nterface t iming ........................................................................ 107 f igure 12. a n i llustration of the w aveforms of the s ignals that are output via the t ransmit sts-3/stm-1 t elecom b us i nterface . .............................................................................................................................. ................................... 107 f igure 13. a n i llustration of the timing relationships between the t x sbfp input pin and the t x a_clk output pin within the t ransmit sts-3/stm-1 t elecom b us i nterface .................................................................................................... 108 t able 8: t iming i nformation for the t ransmit sts-3/stm-1 t elecom b us i nterface ....................................................... 108 1.3.1.2 t he r eceive sts-3/stm-1 t elecom b us i nterface t iming .......................................................................... 108 f igure 14. a n i llustration of the w aveforms of the s ignals that are i nput via the r eceive sts-3/stm-1 t elecom b us i n - terface ............................................................................................................................... ...................................... 109 t able 9: t iming i nformation for the r eceive sts-3/stm-1 t elecom b us i nterface ........................................................ 109 1.3.2 sts-3/stm-1 pecl interface timing information ............................................................................ ........... 109 1.3.2.1 t he r eceive sts-3/stm-1 pecl i nterface t iming ....................................................................................... 109 f igure 15. a n i llustration of the w aveforms of the s ignals that are i nput via the r eceive sts-3/stm-1 pecl i nterface 110 t able 10: t iming i nformation for the r eceive sts-3/stm-1 pecl i nterface .................................................................... 110 1.3.3 ds3/e3/sts-1 liu interface timing information ............................................................................ ............. 110 1.3.3.1 i ngress ds3/e3/sts-1 i nterface t iming ....................................................................................................... 110 f igure 16. a n i llustration of the w aveforms of the ds3/e3/sts-1 signals that are input to the ds3/e3/sts-1 liu i nter - face ( in the i ngress d irection ) .............................................................................................................................. 111 1.3.4 ingress timing for ds3/e3 applications ................................................................................... .................. 111 t able 11: t iming i nformation for the i ngress ds3/e3/sts-1 liu i nterface for ds3/e3 a pplications ( rising edge of ds3/e3/ sts_1_clock_in) ............................................................................................................... ................................... 111 t able 12: t iming i nformation for the i ngress ds3/e3/sts-1 liu i nterface for ds3/e3 a pplications ( falling edge of ds3/e3/ sts_1_clock_in) ............................................................................................................... ................................... 111
xrt94l31 ii rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic 1.3.5 ingress timing for sts- 1/stm-0 applications.............................................................................. .............. 112 t able 13: t iming i nformation for the i ngress ds3/e3/sts-1 liu i nterface for sts-1/stm-0 a pplications ( rising edge of ds3/e3/sts_1_clock_in) ........................................................................................................ ............................. 112 t able 14: t iming i nformation for the i ngress ds3/e3/sts-1 liu i nterface for sts-1/stm-0 a pplications ( falling edge of ds3/e3/sts_1_clock_in) ........................................................................................................ ............................. 112 1.3.6 the egress ds3/e3/sts-1 interface timing ................................................................................ ................. 112 f igure 17. a n i llustration of the w aveforms of the ds3/e3/sts-1 signals that are output from the ds3/e3/sts-1 liu i n - terface ( in the r eceive /e gress d irection ) ........................................................................................................... 113 1.3.7 egress timing for ds3/e3 applications.................................................................................... ................... 113 t able 15: t iming i nformation for the e gress ds3/e3/sts-1 liu i nterface for ds3/e3 a pplications ( rising edge of ds3/e3/ sts_1_clock_out) .............................................................................................................. ................................ 113 t able 16: t iming i nformation for the e gress ds3/e3/sts-1 liu i nterface for ds3/e3 a pplications ( falling edge of ds3/e3/ sts_1_clock_out) .............................................................................................................. ................................ 113 1.3.8 egress timing for sts-1/stm-0 applications ............................................................................... .............. 113 t able 17: t iming i nformation for the e gress ds3/e3/sts-1 liu i nterface for sts-1/stm-0 a pplications a pplications ( rising edge of ds3/e3/sts_1_clock_out) ...................................................................................................... ............. 114 1.3.9 egress timing for sts-1/stm-0 applications (continued) ................................................................... . 114 t able 18: t iming i nformation for the e gress ds3/e3/sts-1 liu i nterface for sts-1/stm-0 a pplications a pplications ( fall - ing edge of ds3/e3/sts_1_clock_out) ...................................................................................................... ....... 114 1.4 sts-1/stm-0 telecom bus interface timing information........................................................... 114 1.4.1 some notes about the sts-1/stm-0 telecom bus interface ............................................................... 114 1.4.2 the receive sts-1/stm-0 telecom bus interface timing..................................................................... ... 114 f igure 18. a n i llustration of the w aveforms of the s ignals that are output via the r eceive sts-1/stm-0 t elecom b us i nterface ............................................................................................................................... ................................... 115 t able 19: t iming i nformation for the r eceive sts-1/stm-0 t elecom b us i nterface ....................................................... 115 1.4.3 the receive sts-1/stm-0 telecom bus interface timing (for channel 0 when configured to op - erate in the sts-3/stm-1 mode)................................................................................................. ........................ 115 f igure 19. a n i llustration of the w aveforms of the s ignals that are output via the r eceive sts-1/stm-0 t elecom b us i nterface ( for c hannel 0) when configured to operate in the sts-3/stm-1 m ode ......................................... 116 t able 20: t iming i nformation for the r eceive sts-1/stm-0 t elecom b us i nterface ( when configured to operate in the sts- 3/stm-1 m ode ) ............................................................................................................................. ............................ 116 1.4.4 the transmit sts-1/stm-0 telecom bus interface timing.................................................................... . 116 f igure 20. a n i llustration of the w aveforms of the s ignals that are i nput via the t ransmit sts-1/stm-0 t elecom b us i n - terface ............................................................................................................................... ...................................... 117 t able 21: t iming i nformation for the t ransmit sts-1/stm-0 t elecom b us i nterface ..................................................... 117 1.4.5 the transmit sts-1/stm-0 telecom bus interf ace timing (for channel 0 when configured to op - erate in the sts-3/stm-1 mode)................................................................................................. ........................ 117 f igure 21. a n i llustration of the w aveforms of the s ignals that are i nput via the t ransmit sts-1/stm-0 t elecom b us i n - terface associated with c hannel 0 ( when configured to operate in the sts-3/stm-1 m ode )....................... 118 t able 22: t iming i nformation for the t ransmit sts-1/stm-0 t elecom b us i nterface , for c hannel 0 when it has been con - figured to operate in the sts-3/stm-1 m ode ...................................................................................................... 118 1.5 transmit toh overhead input port ........................................................................................... ....... 118 f igure 22. i llustration of t iming w ave - form of the t ransmit toh o verhead i nput p ort .............................................. 119 t able 23: t iming i nformation for the t ransmit toh o verhead i nput p ort ....................................................................... 119 1.6 transmit poh overhead input port ........................................................................................... ....... 119 f igure 23. i llustration of t iming w ave - form of the t ransmit poh o verhead i nput p ort .............................................. 120 t able 24: t iming i nformation for the t ransmit poh o verhead i nput p ort ....................................................................... 120 1.7 transmit orderwire (e1, f1, e2 ) byte overhead input port .................................................... 120 f igure 24. i llustration of the t iming w ave - form of the t ransmit o rder -w ire b yte o verhead i nput p ort ................. 121 t able 25: t iming i nformation for the t ransmit o rder -w ire b yte o verhead i nput p ort ................................................. 121 1.8 transmit section dcc insertion input port........... .............. .............. .............. ............... .............. 121 f igure 25. i llustration of the t iming w ave - form of the t ransmit s ection dcc o verhead i nsertion p ort .................. 122 t able 26: t iming i nformation for the t ransmit o rder -w ire b yte o verhead i nput p ort ................................................. 122 1.9 transmit line dcc insertion input port.............. ....................................................................... ..... 122 f igure 26. i llustration of the t iming w ave - form of the t ransmit l ine dcc i nsertion i nput p ort ................................ 123 t able 27: t iming i nformation for the t ransmit l ine dcc i nsertion i nput p ort ................................................................ 123 1.10 receive toh overhead output port .......................................................................................... ..... 123 f igure 27. i llustration of the t iming w ave - form of the r eceive toh o verhead o utput p ort .................................... 124 t able 28: t iming i nformation for the r eceive toh o verhead o utput p ort ..................................................................... 124 1.11 receive poh overhead output port.......................................................................................... ..... 124 f igure 28. i llustration of the t iming w ave - form of the r eceive poh o verhead o utput p ort ..................................... 125 t able 29: t iming i nformation for the r eceive poh o verhead o utput p ort .................................................................... 125 1.12 receive orderwire (e1, f1, e2) bytes overhead output port............................................... 125 f igure 29. i llustration of the t iming w ave - form of the r eceive o rder -w ire b yte o verhead o utput p ort ................ 126 t able 30: t iming i nformation for the r eceive o rder -w ire b yte o verhead o utput p ort ............................................... 126
xrt94l31 iii 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic rev. 1.0.1 1.13 receive section dcc extraction outp ut port .............. .............. .............. .............. .............. ..... 126 f igure 30. i llustration of the t iming w ave - form of the r eceive s ection dcc o utput p ort ......................................... 127 t able 31: t iming i nformation for the r eceive s ection dcc o utput p ort ......................................................................... 127 1.14 receive line dcc extraction outp ut port........ .............. .............. .............. ........... ............ .......... 127 f igure 31. i llustration of the t iming w ave - form of the r eceive l ine dcc o utput p ort ............................................... 127 t able 32: t iming i nformation for the r eceive l ine dcc o utput p ort ............................................................................... 128 p ackage o utline d rawing .................................................................................................................... 129 f igure 32. 94l31 p ackage o utline d rawing b ottom v iew ................................................................................................... 129 table of contents........... ................. ................ ................ ............... .............. ............. i r evisions ............................................................................................................................... .................... iv
iv notice exar corporation reserves the right to make changes to the products contained in this publicat ion in order to improve design, performanc e or reliability. exar corp oration assumes no responsibility for the use of any circuits described herein, conveys no license under any pa tent or other right, and makes no representation that the circuits are free of patent in fringement. charts and sc hedules contained here in are only for illustration purposes and may vary depending upon a user?s specific application. while the inform ation in this publication has been carefully ch ecked; no responsibility, however , is assumed for inaccuracies. exar corporation does not re commend the use of any of its products in life suppo rt applications where the failure or malfunction of the product can reasonably be ex pected to cause failure of the life support system or to significantly affect its safety or effectiveness. products ar e not authorized for use in such applications unless exar corporation receives , in writing, assuranc es to its satisfaction that: (a) th e risk of injury or damage has been minimized; (b) the us er assumes all such risks; (c) potential liability of exar corporation is adequately protected under the circumstances. copyright 2007 exar corporation datasheet march 2007. reproduction, in part or whole, without the prior written consent of exar co rporation is prohibited. xrt94l31 rev. 1.0.1 3-channel ds3/e3/sts-1 to sts-3/stm-1 mapper ic revisions r ev # d ate d escription p1.0.0 06/01/06 initial issue. 1.0.0 10//26/06 removed the preliminary designation. 1.0.1 03/14/07 added package outline drawing


▲Up To Search▲   

 
Price & Availability of XRT94L3107

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X